USRE45486E1 - Method for addressing a memory card, a system using a memory card, and a memory card - Google Patents
Method for addressing a memory card, a system using a memory card, and a memory card Download PDFInfo
- Publication number
- USRE45486E1 USRE45486E1 US13/902,258 US201313902258A USRE45486E US RE45486 E1 USRE45486 E1 US RE45486E1 US 201313902258 A US201313902258 A US 201313902258A US RE45486 E USRE45486 E US RE45486E
- Authority
- US
- United States
- Prior art keywords
- memory card
- addressing
- memory
- data
- parameter
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0615—Address space extension
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0615—Address space extension
- G06F12/0623—Address space extension for memory modules
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1694—Configuration of memory controller to different memory types
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/382—Information transfer, e.g. on bus using universal interface adapter
- G06F13/385—Information transfer, e.g. on bus using universal interface adapter for adaptation of a particular data processing system to different peripheral devices
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/0223—User address space allocation, e.g. contiguous or non contiguous base addressing
- G06F12/023—Free address space management
- G06F12/0238—Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory
- G06F12/0246—Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory in block erasable memory, e.g. flash memory
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0646—Configuration or reconfiguration
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2212/00—Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
- G06F2212/72—Details relating to flash memory management
- G06F2212/7206—Reconfiguration of flash memory system
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Definitions
- the present invention relates to a method for addressing a memory card, in which memory card there are several memory locations for storing data, in which case an address is formed in order to address a specific memory location, so that at least one parameter is stored in the memory card, on the basis of this parameter the number of memory locations in the memory card can be calculated, and a specific number of bits is reserved for said at least one parameter.
- the present invention relates to a system, which comprises a memory card where there are several memory locations for storing data, and in which memory card is stored at least one parameter, on the basis of which the number of memory locations in the memory card can be calculated, and a specific number of bits is reserved for said at least one parameter, and which system in addition comprises an address generator for addressing the memory locations of a memory card.
- the invention also relates to a device, which comprises a card connection for connecting a memory card to the device, which memory card comprises several memory locations for storing data, and in which memory card is stored at least one parameter, on the basis of which the number of memory locations in the memory card can be calculated, and a specific number of bits is reserved for said at least one parameter, and which device in addition comprises an address generator for addressing the memory locations of a memory card.
- the invention relates to a memory card, which comprises several memory locations for storing data, and at least one parameter is stored in the memory card, on the basis of this parameter the number of memory locations in the memory card can be calculated, and a specific number of bits is reserved for said at least one parameter.
- Memory cards have been developed, which can be connected to different electronic devices for storing data and for using the stored data.
- Memory cards of this type typically comprise a semiconductor memory, where there are several memory locations that can be addressed. Each memory location typically comprises a specific number of bits, such as 8 bits (a byte), 16 bits (a word), 32 bits (a double-word), or even 64 bits. Thus the amount of data that can be addressed with one piece of address data is the amount of bits in the memory location in question.
- Memory cards are known, where data can be transferred between the memory card and an external device block by block, i.e. as assemblies of several memory locations.
- the size of this type of a block is e.g. 512 or 1024 bytes, or the size of the block can be selected between minimum and maximum values, e.g. 1 to 2048 bytes/block.
- the device to which the memory card is connected performs the transfer of data between the device and the memory card block by block. On the basis of the address of the memory location, it is determined in the memory card which block the byte (or bytes) being handled are located in. After this, the transfer of the block in question is performed.
- the maximum memory capacity of the memory card according to the MultiMediaCard specifications is especially limited by the fact that data on the memory capacity of the memory card is coded in the memory card.
- the memory capacity is calculated by multiplying the number of blocks with the length of the block.
- 12 bits are reserved for the parameter C_SIZE, in which case the maximum value is 4095.
- Three bits are reserved for the parameter C_SIZE_MULT, while the maximum value is thus 7.
- Four bits are reserved for the parameter READ_BL_LEN, and therefore the maximum value is 16.
- the invention is based on the idea that either the size of a data area addressed with one memory address is changed into the multiple of one memory location, in which case more memory locations can be addressed with the address space available for use, or the address space is increased by increasing the number of bits to be used in an address.
- the meaning of at least one parameter is changed, in which case the coding of the memory card can be used in the calculated indication of the expanded memory capacity.
- the method according to the present invention is primarily characterized in that two or more memory locations are addressed with one address, and/or the number of bits that can be used in an address is increased.
- the system according to the present invention is primarily characterized in that two or more memory locations are arranged to be addressed with one memory address, and/or the number of bits that can be used in an address is increased.
- the device according to the present invention is primarily characterized in that two or more memory locations are arranged to be addressed with one address, and/or the number of bits that can be used in an address is increased.
- the memory according to the present invention is primarily characterized in that two or more memory locations are arranged to be addressed with one memory address, and/or the number of bits that can be used in an address is increased.
- the present invention shows remarkable advantages over solutions of prior art.
- the invention it is possible to create memory cards, where the memory capacity is significantly larger than in memory cards according to prior art.
- the system according to the invention it is still possible to retain compatibility with previous systems, in which case the memory cards according to the invention can be used in previous systems as memory cards according to prior art.
- the advantage that the implementation of the driver of the file system in a device to which the memory card can be connected is easier when using a block-based addressing manner and when using the block size used in the file system, such as blocks of 512 bytes.
- the total power consumption can be reduced in the device according to the invention.
- the calculation needed for coding the address can also be reduced in the device according to the invention.
- FIG. 1 shows a system according to an advantageous embodiment of the invention in a reduced block chart
- FIG. 2 shows an addressing method according to an advantageous embodiment of the invention in a reduced manner.
- the device 1 will be exemplified with a wireless terminal, such as a mobile communication device, but it will be obvious that the invention is not limited to be used in such devices only.
- the device 1 comprises a processor 2 , and a memory 3 , which may also comprise several different memory blocks, such as a read only memory (ROM) and a random access memory (RAM).
- ROM read only memory
- RAM random access memory
- a part of the memory can be a non-volatile memory, such as an electrically erasable programmable read-only memory (EEPROM) memory, in a way known as such.
- EEPROM electrically erasable programmable read-only memory
- the device preferably comprises a display 4 , a keypad 5 , and audio means, such as an earpiece and/or a speaker 6 and a microphone 7 .
- the device 1 also comprises communication means, such as a transmitter 9 and a receiver 8 , for data transfer between the device 1 and a communication network 10 .
- These communication means 8 , 9 are preferably intended for wireless communication, in which case the communication network 10 comprises a wireless communication network, such as a mobile communication network, a wireless local area network, or the like.
- the device comprises an interface 11 provided with, for example, a card connection 12 for connecting a card, such as a memory card 13 , to the device 1 , as well as a card control unit 14 and a data transfer bus 15 for the transfer of commands and data between the device 1 and the card 13 .
- the interface 11 may also comprise more than one bus, in which case also more than one card may be connected to the interface 11 at a time.
- the memory card 13 to be connected to the device 1 may be very different, and the present invention is not limited to any specific memory card.
- the memory card according to MultiMediaCard specifications can be mentioned as a non-limiting example of such a memory card 13 .
- the device interface 11 may vary, but a person skilled in the art will be able to apply the invention in also other interfaces on the basis of the following example application.
- the memory card 13 is a memory card complying with the MultiMediaCard specifications, and the data transfer between the memory card 13 and the card control unit 14 of the device 1 is performed in a serial format according to the MultiMediaCard specifications.
- the interface 11 is preferably provided with at least a serial data line 11 a, a command line 11 b, a clock line 11 c, one or more ground lines 11 d (Gnd) set to the zero potential, and one or more operating voltage lines 11 e (Vcc).
- the interface 11 may comprise a chip select line 11 f (CS).
- FIG. 1 also shows the internal structure of one such memory card 13 in a reduced block chart.
- the memory card 13 comprises a bus connection block 16 , via which the lines of the data transfer bus 15 are connected to the memory card 13 , control logistics 17 for controlling the functions of the memory card 13 , and a start block 20 , by means of which the memory card 13 can be started in a controlled manner, for example, when the operating voltages are switched on the memory card, and also under the control of the device 1 , if necessary.
- the memory card 13 also comprises internal registers 18 for storing some data.
- the memory card 13 is also provided with a memory 19 , which can be a read only memory and/or a random access memory.
- the memory 19 may comprise one or more memory types, such as a dynamic random access memory (DRAM), a static random access memory (SRAM), or a non-volatile memory (EEPROM, Flash).
- DRAM dynamic random access memory
- SRAM static random access memory
- EEPROM non-volatile memory
- the memory 19 may also be implemented entirely or partly as a magnetic and/or optic memory, of which non-restrictive examples include a fixed disk, a compact disc read-only memory (CD-ROM), and a digital versatile disk (DVD).
- the memory card 13 preferably comprises a clock circuit 21 for generating clock signals required in the operation of the different functional blocks of the memory card 13 in a way known as such.
- the functions of the card are preferably controlled in the following way.
- configuration functions are performed in the memory card 13 in a way known as such, to set the memory card in a given mode.
- These configuration functions may also be started under the control of the device 1 .
- the card control unit 14 transmits the clock signal via the clock line 11 c to the memory card 13 . In the memory card 13 , this clock signal is used for reading data from the data line 11 a.
- the card control unit 14 sets the mode of one bit at a time to the data line 11 a, in which case the memory card 13 reads the mode of the data line 11 a preferably in connection with a mode change of the clock line 11 c in a given direction, for example when the mode of the clock line 11 c is changed from the 0 mode to the 1 mode.
- the data of the next bit is set to the data line after the above-mentioned change of mode of the clock line 11 c, in which case the next bit can be read when the mode of the clock line 11 c is changed for the next time in the corresponding direction. It is obvious that the reading can also be performed for each mode change, in which case the new data is always set in the data line before the next mode change.
- the received data is processed in the memory card 13 .
- This may involve, for example, a command word, such as a command to reset the function of the memory card, the writing of data in the memory 19 of the memory card 13 , the reading of data from the memory 19 of the memory card, or the setting of the mode of the memory card.
- a command word such as a command to reset the function of the memory card
- the writing of data in the memory 19 of the memory card 13 the reading of data from the memory 19 of the memory card, or the setting of the mode of the memory card.
- the present invention relates to the addressing of the memory locations of the memory card 13 , for example, for writing and/or storing data, the following description will primarily focus on the commands and other corresponding functions relating to the addressing of the memory locations.
- the memory card 13 according to a first advantageous embodiment of invention will be described by using the memory card according to the MultiMediaCard specifications with reference to FIG. 2 .
- the memory locations of the memory card 13 are handled in a so called sector-by-sector manner, in which case with one address ADDR 1 it is possible to address to the data of one sector SEC, with the next address ADDR 2 to the data of the next sector SEC 2 , etc.
- ADDR 1 it is possible to address to the data of one sector SEC
- the next address ADDR 2 to the data of the next sector SEC 2 , etc.
- Mn of one sector is read.
- the storage of the data to the memory locations M 1 , M 2 , . . . , Mn of one sector is performed.
- the size of the sector may vary in different situations.
- Data on that the memory card 13 functions in a sector-based manner is stored in the memory card 13 .
- This addressing data is stored preferably in one bit, as which is used, for example, a bit not in use by the CSD register.
- This type of a bit is, for example, bit 17 in the memory cards following the MultiMediaCard specifications according to prior art.
- This value of the addressing data is stored in the memory card 13 advantageously in the manufacturing phase of the memory card.
- the size of the sector is not necessarily the same as the size of the block, but it can be smaller or larger than the size of the block. Block here refers to that number of memory locations that are to be transferred by means of one memory reading or writing operation between the memory and the device handling the memory, as is presented previously in this description.
- the size of the sector of the memory card is stored in the registers of the memory card as well.
- the register READ_BL_LEN indicating the block size.
- this register has indicated how large blocks the data can be transferred in between the memory card 13 and the device 1 .
- the significance is substantially the same with the difference that one address data addresses to an entire sector, while in the memory card according to prior art an address data addresses to an individual memory location. In the address it is possible to use as many bits as there are in the cards according to prior art, e.g. 32 bits.
- the device 1 In connection with formatting the memory card 13 , the device 1 reads the values of certain registers in order for the device 1 to determine the memory capacity and other properties of the memory card 13 .
- the processor 2 calculates the memory capacity, for example, by means of formulas (1) and (2). It is, however, to be noted that the significance of the parameters of the formulas has in this embodiment been changed, because otherwise in the calculation of the maximum capacity, the upper limit would be 4 gigabytes, as was already mentioned earlier in this description. In order to solve this, in this invention the significance of the parameter C-SIZE has been changed so that it signifies kilobytes instead of bytes.
- the value 4095 of the parameter C_SIZE signifies 4095 kilobytes, if the addressing data indicates that it is a memory card expanded according to the invention.
- the memory card 13 can be a part of the memory space of the device 1 , or it can be located in a separate memory area. If the memory card 13 is in the memory space of the device 1 , a specific address space is reserved for the memory card 13 .
- the operation in the method according to the first advantageous embodiment of the invention is advantageously as follows.
- the processor 2 advantageously sets the command according to the memory operation to be performed for the command line 11 b, for example a read command.
- the command is transmitted in a serial form, in which case the card control unit 14 performs the transmission of the command in a serial form to the memory card 13 .
- the command that has arrived is interpreted at the memory card 13 , in connection with which it has been possible to also send the address data, for example, as an argument of the command. If the address data is not transmitted in connection with the command, the memory card 13 will wait for the address data, which is thus to be transmitted from the device after the command.
- the processor 2 and the card controller 14 determines which address is to be transmitted to the card. Let us, for example, assume that the memory card 13 is in the address space of the device 1 beginning from a specific basic address, which is marked here with the symbol Al.
- the end of the memory area reserved for the memory card 13 is thus the basic address added with the memory capacity of the memory card 13 , i.e. Al+MC.
- the basic address is subtracted from this address, after which the difference is further divided by the size of the sector READ_BL_LEN.
- This numerical value is the address that is transmitted to the memory card 13 from the card control unit 14 .
- the quotient of the division indicates the location of the desired data in the sector in question. The quotient is, however, not transmitted to the memory card 13 . After the address is transmitted to the memory card, the reading or writing of data is performed.
- the sending of data is started from the memory card 13 via data line 11 a sector by sector.
- the card control unit 14 reads the data of one sector and stores them, for example, in a buffer memory (not shown).
- the buffer memory can be formed, for example, in the memory 3 of the device in a way known as such.
- the processor 2 can read the desired data from the buffer.
- the above-mentioned quotient indicates at which point of the buffer the desired data (or starting point of data) is located. If there is a need to handle data from several sectors, the reading of data from the memory card 13 can be continued by increasing the address by one after the processing of one sector. Ending the data reading is thus performed advantageously with a stop command or the like.
- the operation is as follows.
- the basic address is subtracted from the storage address, after which the difference is divided by the sector size READ_BL_LEN, which provides the address of that sector to which the data on the memory card 13 is to be stored.
- the data of the sector in question is read from the memory card 13 in device 1 , for example, to the buffer memory, if they are not already read in the device 1 .
- the value of that memory location, which is supposed to be changed with the memory card 13 is set in the buffer memory to the desired value.
- the address of this memory location is clarified on the basis of the remainder of said division.
- the storing address is the address of that sector where the memory location to be changed is located. Also, when writing the data it is possible to perform the storing of several sectors advantageously by increasing the address by one after the processing of one sector. Ending the data writing is thus performed advantageously with a stop command or the like.
- the increase of the memory capacity of the memory card 13 is implemented in the following way.
- READ_BL_LEN on the basis of which the length of the block BLOCK_LEN used in the memory card can be calculated, also the values that are greater than 11 are taken into use, i.e. the values 12 to 15.
- This second advantageous embodiment of the invention can be applied also in such a manner that the smallest addressable unit is the same for all values that are larger than 11.
- the size of the smallest addressable unit is preferably 16 bytes.
- the device 1 determines the memory capacity of the memory card 13 and the length of the block on the basis of the parameters.
- the parameter READ_BL_LEN is used to determine what is the smallest addressable unit. If the value of the parameter READ_BL_LEN is smaller than 12, the memory card 13 can be used in the manner of the memory cards according to prior art. If, however, the value of the parameters READ_BL_LEN is 12 or greater, it is to be noted that one memory address indicates more than one memory location, in which case the principles presented in connection with the description of the operation of the first advantageous embodiment are to be applied in processing the memory locations. In this situation, the size of the smallest addressable unit in a way corresponds to the concept of sector size, i.e. the size of the sector is one of the values according to the table 1, or constant (preferably 16 bytes).
- the increase of the memory capacity of the memory card 13 is implemented in such a manner that also the values that are greater than 11 are taken into use in the parameter READ_BL_LEN, i.e. the values 12 to 15.
- the number of address bits is increased. This is implemented preferably by doubling the number of address bits from, for example, 32 bits to 64 bits.
- the maximum memory capacity is determined from the limitations set by calculating formulas (1) and (2), assuming that the significance of other parameters remains as present. The advantage that each individual memory location can be addressed is reached with this solution.
- the value of the parameter READ_BL_LEN is used in calculating the maximum memory capacity and in determining the size of the block, for example according to the following table 2.
- the increase of the number of address bits can be implemented by several alternative means.
- One alternative is that a special command is specified, which indicates to the memory card 13 that it is an expanded address.
- the device 1 sends this special command to the memory card, in which case the memory card 13 knows to expect several address bytes, which the device 1 sends.
- This type of a special command can be implemented in the present command register CSD or in the expanded command register EXT_CSD, which is being developed.
- Another possibility is to use a so-called switch command, which is also being developed for MultiMediaCard specifications. The parameter of the switch command thus indicates which command is in question at a certain time.
- the memory cards 13 according to the invention are downwards compatible with the memory cards according to prior art.
- the memory cards function, from the point of view of the device, as memory cards according to prior art.
- a part of the memory capacity of the memory cards remains unutilized. Let us illustrate this further with an example. Let us assume that the memory card is a memory card according to the first advantageous embodiment of the invention, where an entire sector can be addressed with one address. However, the device assumes that each address addresses one memory location, even though the data transfer as such would take place as larger assemblies. Thus, each data (byte) is stored in the memory card in the first memory location of the sector. The next data is stored in the first memory location of the next sector, etc.
- the operation is such that the memory card 13 is in a start situation in a so-called basic addressing form (minimum addressing form), i.e. the expanded addressing method according to the invention is not in use.
- the device 1 attempts to read the mode of, for example, some specific register (e.g. CSD register) when formatting the memory card. If the reading of the register is not successful, or the mode data indicates that the memory card does not support an expanded addressing method, the memory card is assumed to function in the basic addressing form in the manner of the memory cards according to prior art.
- some specific register e.g. CSD register
- the memory card can be set to function according to the expanded addressing method according to this invention. With this kind of arrangement it is possible to increase compatibility for using the memory cards according to prior art and memory cards 13 according to the present invention in the device 1 .
- the expanded addressing according to the invention can be implemented with a program, in which case no apparatus changes are required in the device 1 . Also, the inner logic of the memory card 13 remains in its present form, because the expansions of the address can be arranged in the control logic of the memory card. Apparatus changes may be required only in the internal addressing of the memory of the memory card, mainly for increasing the bit number of the addresses (column and/or line addresses).
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Abstract
Description
BLOCKNR=(C_SIZE+1)*2C
Correspondingly, the length of the block (BLOCK_LEN) is determined by means of the parameter READ_BL_LEN in the following way:
BLOCK_LEN=2READ
((4095+1)*(2(7+2)))*(211)=4096*512*2048=4294967296
bytes i.e. 4 gigabytes (4 GB).
MC=((4095+1k)*(2(7+2)))*(211)=4096k*512*2048=4398046511104
bytes, i.e. 4 terabytes (4 TB).
MC=((4095+1)*(2(7+2)))*(215)=4096*512*32768=68719467636
bytes, i.e. 64 gigabytes (64 GB).
TABLE 1 | |||
READ _BL_LEN | The smallest addressable unit | ||
0-11 | 1 |
||
12 | 2 |
||
13 | 4 |
||
14 | 8 |
||
15 | 16 bytes | ||
TABLE 2 | ||
The value used | ||
in calculating | ||
the maximum | ||
READ_BL_LEN | memory capacity | Length of the block |
9 | 512 | 512 |
10 | 1024 | 1024 bytes |
11 | 2048 | 2048 |
12 | 4096 | 2048/4096 |
13 | 8192 | 2048/4096/8192 |
14 | 16384 | 2048/4096/8192/16384 |
15 | 32768 | 2048/4096/8192/16384/32768 bytes |
Claims (31)
BLOCKNR*BLOCK_LEN,
BLOCKNR=(C_SIZE +1)*2C
BLOCK_LEN=2READ
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/902,258 USRE45486E1 (en) | 2003-02-07 | 2013-05-24 | Method for addressing a memory card, a system using a memory card, and a memory card |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FI20030191A FI117489B (en) | 2003-02-07 | 2003-02-07 | A method for indicating a memory card, a system using a memory card, and a memory card |
FI20030191 | 2003-02-07 | ||
US10/770,852 US7257669B2 (en) | 2003-02-07 | 2004-02-02 | Method for addressing a memory card, a system using a memory card, and a memory card |
US13/902,258 USRE45486E1 (en) | 2003-02-07 | 2013-05-24 | Method for addressing a memory card, a system using a memory card, and a memory card |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/770,852 Reissue US7257669B2 (en) | 2003-02-07 | 2004-02-02 | Method for addressing a memory card, a system using a memory card, and a memory card |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE45486E1 true USRE45486E1 (en) | 2015-04-21 |
Family
ID=8565569
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/770,852 Ceased US7257669B2 (en) | 2003-02-07 | 2004-02-02 | Method for addressing a memory card, a system using a memory card, and a memory card |
US13/902,258 Active 2025-08-01 USRE45486E1 (en) | 2003-02-07 | 2013-05-24 | Method for addressing a memory card, a system using a memory card, and a memory card |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/770,852 Ceased US7257669B2 (en) | 2003-02-07 | 2004-02-02 | Method for addressing a memory card, a system using a memory card, and a memory card |
Country Status (5)
Country | Link |
---|---|
US (2) | US7257669B2 (en) |
EP (3) | EP3040867B1 (en) |
ES (1) | ES2445820T3 (en) |
FI (1) | FI117489B (en) |
WO (1) | WO2004075065A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10055343B2 (en) | 2015-12-29 | 2018-08-21 | Memory Technologies Llc | Memory storage windows in a memory system |
US11733869B2 (en) | 2009-06-04 | 2023-08-22 | Memory Technologies Llc | Apparatus and method to share host system RAM with mass storage memory RAM |
US11782647B2 (en) | 2012-04-20 | 2023-10-10 | Memory Technologies Llc | Managing operational state data in memory module |
US11797180B2 (en) | 2012-01-26 | 2023-10-24 | Memory Technologies Llc | Apparatus and method to provide cache move with non-volatile mass memory system |
US11829601B2 (en) | 2008-02-28 | 2023-11-28 | Memory Technologies Llc | Extended utilization area for a memory device |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FI117489B (en) * | 2003-02-07 | 2006-10-31 | Nokia Corp | A method for indicating a memory card, a system using a memory card, and a memory card |
US7199603B2 (en) * | 2004-07-30 | 2007-04-03 | Microchip Technology Incorporated | Increment/decrement, chip select and selectable write to non-volatile memory using a two signal control protocol for an integrated circuit device |
US7386700B2 (en) * | 2004-07-30 | 2008-06-10 | Sandisk Il Ltd | Virtual-to-physical address translation in a flash file system |
KR100827227B1 (en) * | 2005-06-24 | 2008-05-07 | 삼성전자주식회사 | Method and apparatus for managing DRM right object in low-processing power's storage efficiently |
KR100746289B1 (en) | 2005-07-11 | 2007-08-03 | 삼성전자주식회사 | Nonvolatile memory card device and method for updating memory capacity information |
EP2539823B1 (en) | 2010-02-23 | 2016-04-13 | Rambus Inc. | Time multiplexing at different rates to access different memory types |
Citations (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4979144A (en) | 1988-06-20 | 1990-12-18 | Mitsubishi Denki Kabushiki Kaisha | IC memory card having start address latch and memory capacity output means |
US4982378A (en) | 1986-12-06 | 1991-01-01 | Tokyo Electric Co., Ltd. | Memory capacity detecting device for memory cards |
US5119486A (en) | 1989-01-17 | 1992-06-02 | Prime Computer | Memory board selection method and apparatus |
US5375222A (en) | 1992-03-31 | 1994-12-20 | Intel Corporation | Flash memory card with a ready/busy mask register |
US5383147A (en) | 1992-02-18 | 1995-01-17 | Mitsubishi Denki Kabushiki Kaisha | IC card and method of checking the memory capacity of IC card |
US5860157A (en) | 1994-01-26 | 1999-01-12 | Intel Corporation | Nonvolatile memory card controller with an optimized memory address mapping window scheme |
US5935228A (en) | 1996-04-26 | 1999-08-10 | International Business Machines Corporation | Method for automatically enabling peripheral devices and a storage medium for storing automatic enable program for peripheral devices |
US6023281A (en) | 1998-03-02 | 2000-02-08 | Ati Technologies, Inc. | Method and apparatus for memory allocation |
WO2000049488A1 (en) | 1999-02-17 | 2000-08-24 | Memory Corporation Plc | Memory system |
US6182159B1 (en) | 1995-09-19 | 2001-01-30 | Ricoh Company, Ltd. | System for detachably connecting memory cards which provide memory specified by predetermined range of addresses registered in list and updating list independent of the I/O operation |
US6282624B1 (en) | 1997-11-13 | 2001-08-28 | Seiko Epson Corporation | Non-volatile memory apparatus including first and second address conversion tables stored in volatile and nonvolatile memories for improved access at power up |
WO2002049039A2 (en) | 2000-11-22 | 2002-06-20 | Sandisk Corporation | Techniques for operating non-volatile memory systems with data sectors having different sizes than the sizes of the pages and/or blocks of the memory |
US6426893B1 (en) | 2000-02-17 | 2002-07-30 | Sandisk Corporation | Flash eeprom system with simultaneous multiple data sector programming and storage of physical block characteristics in other designated blocks |
US6499094B1 (en) * | 2001-09-14 | 2002-12-24 | Unisys Corporation | Management of memory heap space for data files accessible to programs operating in different addressing modes |
US6505269B1 (en) * | 2000-05-16 | 2003-01-07 | Cisco Technology, Inc. | Dynamic addressing mapping to eliminate memory resource contention in a symmetric multiprocessor system |
US6725322B1 (en) * | 1999-02-22 | 2004-04-20 | Renesas Technology Corp. | Memory card, method for allotting logical address, and method for writing data |
US6754765B1 (en) | 2001-05-14 | 2004-06-22 | Integrated Memory Logic, Inc. | Flash memory controller with updateable microcode |
US6775169B1 (en) | 1999-06-04 | 2004-08-10 | Xavier D'udekem D'acoz | Card memory apparatus |
US6791557B2 (en) * | 2001-02-15 | 2004-09-14 | Sony Corporation | Two-dimensional buffer pages using bit-field addressing |
US20040225860A1 (en) * | 2003-02-07 | 2004-11-11 | Nokia Corporation | Method for addressing a memory card, a system using a memory card, and a memory card |
US6901457B1 (en) * | 1998-11-04 | 2005-05-31 | Sandisk Corporation | Multiple mode communications system |
US20050204092A1 (en) * | 2004-03-11 | 2005-09-15 | Taishi Masuyama | Memory card device, and memory card control method for controlling the device |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR0158765B1 (en) * | 1994-09-21 | 1999-02-01 | 모리사다 요이치 | Semiconductor integrated circuit |
US6721843B1 (en) * | 2000-07-07 | 2004-04-13 | Lexar Media, Inc. | Flash memory architecture implementing simultaneously programmable multiple flash memory banks that are host compatible |
CN1122281C (en) * | 2001-06-30 | 2003-09-24 | 深圳市朗科科技有限公司 | Multifunctional semiconductor storage device |
-
2003
- 2003-02-07 FI FI20030191A patent/FI117489B/en active IP Right Grant
-
2004
- 2004-01-29 WO PCT/FI2004/050007 patent/WO2004075065A1/en active Application Filing
- 2004-01-29 ES ES04706201T patent/ES2445820T3/en not_active Expired - Lifetime
- 2004-01-29 EP EP15199224.5A patent/EP3040867B1/en not_active Expired - Lifetime
- 2004-01-29 EP EP20040706201 patent/EP1590739B1/en not_active Expired - Lifetime
- 2004-01-29 EP EP13179105.5A patent/EP2664992B1/en not_active Expired - Lifetime
- 2004-02-02 US US10/770,852 patent/US7257669B2/en not_active Ceased
-
2013
- 2013-05-24 US US13/902,258 patent/USRE45486E1/en active Active
Patent Citations (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4982378A (en) | 1986-12-06 | 1991-01-01 | Tokyo Electric Co., Ltd. | Memory capacity detecting device for memory cards |
US4979144A (en) | 1988-06-20 | 1990-12-18 | Mitsubishi Denki Kabushiki Kaisha | IC memory card having start address latch and memory capacity output means |
US5119486A (en) | 1989-01-17 | 1992-06-02 | Prime Computer | Memory board selection method and apparatus |
US5383147A (en) | 1992-02-18 | 1995-01-17 | Mitsubishi Denki Kabushiki Kaisha | IC card and method of checking the memory capacity of IC card |
US5375222A (en) | 1992-03-31 | 1994-12-20 | Intel Corporation | Flash memory card with a ready/busy mask register |
US5860157A (en) | 1994-01-26 | 1999-01-12 | Intel Corporation | Nonvolatile memory card controller with an optimized memory address mapping window scheme |
US6182159B1 (en) | 1995-09-19 | 2001-01-30 | Ricoh Company, Ltd. | System for detachably connecting memory cards which provide memory specified by predetermined range of addresses registered in list and updating list independent of the I/O operation |
US5935228A (en) | 1996-04-26 | 1999-08-10 | International Business Machines Corporation | Method for automatically enabling peripheral devices and a storage medium for storing automatic enable program for peripheral devices |
US6282624B1 (en) | 1997-11-13 | 2001-08-28 | Seiko Epson Corporation | Non-volatile memory apparatus including first and second address conversion tables stored in volatile and nonvolatile memories for improved access at power up |
US6023281A (en) | 1998-03-02 | 2000-02-08 | Ati Technologies, Inc. | Method and apparatus for memory allocation |
US6901457B1 (en) * | 1998-11-04 | 2005-05-31 | Sandisk Corporation | Multiple mode communications system |
WO2000049488A1 (en) | 1999-02-17 | 2000-08-24 | Memory Corporation Plc | Memory system |
US6725322B1 (en) * | 1999-02-22 | 2004-04-20 | Renesas Technology Corp. | Memory card, method for allotting logical address, and method for writing data |
US6775169B1 (en) | 1999-06-04 | 2004-08-10 | Xavier D'udekem D'acoz | Card memory apparatus |
US6426893B1 (en) | 2000-02-17 | 2002-07-30 | Sandisk Corporation | Flash eeprom system with simultaneous multiple data sector programming and storage of physical block characteristics in other designated blocks |
US6505269B1 (en) * | 2000-05-16 | 2003-01-07 | Cisco Technology, Inc. | Dynamic addressing mapping to eliminate memory resource contention in a symmetric multiprocessor system |
WO2002049039A2 (en) | 2000-11-22 | 2002-06-20 | Sandisk Corporation | Techniques for operating non-volatile memory systems with data sectors having different sizes than the sizes of the pages and/or blocks of the memory |
US6791557B2 (en) * | 2001-02-15 | 2004-09-14 | Sony Corporation | Two-dimensional buffer pages using bit-field addressing |
US6754765B1 (en) | 2001-05-14 | 2004-06-22 | Integrated Memory Logic, Inc. | Flash memory controller with updateable microcode |
US6499094B1 (en) * | 2001-09-14 | 2002-12-24 | Unisys Corporation | Management of memory heap space for data files accessible to programs operating in different addressing modes |
US20040225860A1 (en) * | 2003-02-07 | 2004-11-11 | Nokia Corporation | Method for addressing a memory card, a system using a memory card, and a memory card |
US20050204092A1 (en) * | 2004-03-11 | 2005-09-15 | Taishi Masuyama | Memory card device, and memory card control method for controlling the device |
Non-Patent Citations (16)
Title |
---|
European Search Report directed to related European Patent Application No. 04 706 201.3-2212, mailed Aug. 5, 2011; 6 pages. |
European Search Report directed to related European Patent Application No. 04 706 201.3-2212, mailed Mar. 6, 2012; 4 pages. |
Hitachi, Hitachi MultiMediaCard 1,2 products are first in the industry to pass the MultiMediaCard Association's compliance tests for system spedification version 3.1, http://www.hitachi.com/New/cnews/E/2002/0806/ , Published Aug. 6, 2002, 1 page. |
Hitachi, Hitachi Releases High-Speed MultiMediaCardTM Series Achieving Industry's Top-Level Write Speeds, http://www.hitachi.com/New/cnews/E/2001/0910/, Published Sep. 10, 2001, 1 page. |
HITACHI: Hitachi releases high-speed MultiMediaCard series achieving industry's top-level write speeds, Sep. 10, 2001 http://proquest.umi.com/pqdweb?did=80087214&Fmt=clientId=19649&RQT=309&VName=PQD. * |
HITACHI: Hitachi's MultiMediaCard 1,2 products are first in the industry to pass the MultiMediaCard Association's compliance tests for system specification version 3.1, Aug. 6, 2002, http://proquest.umi.com/pqdweb?did=146413271&Fmt=3&clientId=19649&RQT=309&VName=PQD. * |
Intel PXA27x Processor Family Developer's Manual, Section 6.4.2.3, "SDRAM Memory Size Options," pp. 6-8 to 6-19. * |
International Search Report directed to related International Patent Application No. PCT/FI2004/050007, mailed May 19, 2004; 2 pages. |
Nelson Chan, World's Smallest Solid State Storage Device Sets New Industry Standard, IEEE, 1997; 3 pages. |
Non-Final Rejection mailed Oct. 6, 2006 for U.S. Appl. No. 10/770,852, filed Feb. 2, 2004; 10 pages. |
Notice of Allowance mailed May 4, 2007 for U.S. Appl. No. 10/770,852, filed Feb. 2, 2004; 4 pages. |
SanDisk, SanDisk Industrial Grade ATA-CompactFlash, PC Card, and FlashDrive-Product Manual Version 2.3, http://content.abt.com/documents/4764/ProdManualIndustrialGradeATAv2.3.pdf, Published Oct. 2003; pp. 1-101. |
SanDisk, SanDisk Industrial Grade ATA—CompactFlash, PC Card, and FlashDrive—Product Manual Version 2.3, http://content.abt.com/documents/4764/ProdManualIndustrialGradeATAv2.3.pdf, Published Oct. 2003; pp. 1-101. |
Texas Instruments, CompactFlash Memory Card Interface to the TMS320VC54x, Application Report SPRA803, www.ti.com/lit/pdf/spra803, Published Nov. 2001; pp. 1-34. |
Tom Mahon, MultiMediaCard Specifications Version 4.0 As Released, Feb. 2, 2004; 67 pages. |
Written Opinion of the International Search Authority directed to related International Patent Application No. PCT/FI2004/050007, mailed May 19, 2004; 4 pages. |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11829601B2 (en) | 2008-02-28 | 2023-11-28 | Memory Technologies Llc | Extended utilization area for a memory device |
US11907538B2 (en) | 2008-02-28 | 2024-02-20 | Memory Technologies Llc | Extended utilization area for a memory device |
US11733869B2 (en) | 2009-06-04 | 2023-08-22 | Memory Technologies Llc | Apparatus and method to share host system RAM with mass storage memory RAM |
US11775173B2 (en) | 2009-06-04 | 2023-10-03 | Memory Technologies Llc | Apparatus and method to share host system RAM with mass storage memory RAM |
US11797180B2 (en) | 2012-01-26 | 2023-10-24 | Memory Technologies Llc | Apparatus and method to provide cache move with non-volatile mass memory system |
US11782647B2 (en) | 2012-04-20 | 2023-10-10 | Memory Technologies Llc | Managing operational state data in memory module |
US10055343B2 (en) | 2015-12-29 | 2018-08-21 | Memory Technologies Llc | Memory storage windows in a memory system |
Also Published As
Publication number | Publication date |
---|---|
US20040225860A1 (en) | 2004-11-11 |
ES2445820T3 (en) | 2014-03-05 |
FI20030191A (en) | 2004-10-11 |
EP2664992A3 (en) | 2014-03-19 |
EP3040867B1 (en) | 2018-07-18 |
EP2664992B1 (en) | 2016-01-27 |
EP1590739A1 (en) | 2005-11-02 |
EP2664992A2 (en) | 2013-11-20 |
US7257669B2 (en) | 2007-08-14 |
EP1590739B1 (en) | 2013-11-20 |
FI20030191A0 (en) | 2003-02-07 |
EP3040867A1 (en) | 2016-07-06 |
FI117489B (en) | 2006-10-31 |
WO2004075065A1 (en) | 2004-09-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE45486E1 (en) | Method for addressing a memory card, a system using a memory card, and a memory card | |
US8301829B2 (en) | Flash memory device and flash memory system including buffer memory | |
US7177975B2 (en) | Card system with erase tagging hierarchy and group based write protection | |
KR100483643B1 (en) | Memory device | |
JP6987267B2 (en) | Controllers, memory devices, and hosts related to memory addressing methods | |
US20100318760A1 (en) | Memory controller, nonvolatile storage device, and nonvolatile storage system | |
JP3866635B2 (en) | Memory card and storage area switching method | |
JP2010146326A (en) | Storage device, method of controlling same, and electronic device using storage device | |
KR20140093505A (en) | Method and apparatus for extending memory in terminal | |
KR20070006717A (en) | Memory card that supports file system interoperability | |
CN105487824A (en) | Information processing method, storage device and electronic device | |
US20030056141A1 (en) | Control method used in and-gate type system to increase efficiency and lengthen lifetime of use | |
KR20040032935A (en) | Memory card and data rewriting method | |
US20040137805A1 (en) | Method and a system for detecting bus width, an electronic device, and a peripheral device | |
US20190278716A1 (en) | Memory controller and operating method thereof | |
US6771979B2 (en) | Mobile telephone | |
EP2487686A2 (en) | Semiconductor memory device capable of compression and decompression | |
US20090113154A1 (en) | Non-Volatile Memory Apparatus and Method of Accessing the Same | |
CN111949203B (en) | Memory, control method and control device thereof | |
JP2007310927A (en) | Nonvolatile memory, memory controller, and nonvolatile storage device and system | |
KR20000040344A (en) | Interface method for data and memory card |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
IPR | Aia trial proceeding filed before the patent and appeal board: inter partes review |
Free format text: TRIAL NO: IPR2017-01116 Opponent name: SANDISK LLC, WESTERN DIGITAL CORPORATION, WESTERN Effective date: 20170320 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |
|
IPR | Aia trial proceeding filed before the patent and appeal board: inter partes review |
Free format text: TRIAL NO: IPR2019-00643 Opponent name: KINGSTON TECHNOLOGY COMPANY, INC. Effective date: 20190130 |