USRE48965E1 - Method and apparatus improving gate oxide reliability by controlling accumulated charge - Google Patents
Method and apparatus improving gate oxide reliability by controlling accumulated charge Download PDFInfo
- Publication number
- USRE48965E1 USRE48965E1 US16/710,998 US201916710998A USRE48965E US RE48965 E1 USRE48965 E1 US RE48965E1 US 201916710998 A US201916710998 A US 201916710998A US RE48965 E USRE48965 E US RE48965E
- Authority
- US
- United States
- Prior art keywords
- switch
- acs
- shunt
- nmosfets
- nmosfet
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000000034 method Methods 0.000 title abstract description 135
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 54
- 239000010703 silicon Substances 0.000 claims abstract description 54
- 239000012212 insulator Substances 0.000 claims abstract description 30
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 52
- 239000000758 substrate Substances 0.000 claims description 42
- 230000008878 coupling Effects 0.000 claims description 26
- 238000010168 coupling process Methods 0.000 claims description 26
- 238000005859 coupling reaction Methods 0.000 claims description 26
- 238000004891 communication Methods 0.000 claims description 22
- 230000001939 inductive effect Effects 0.000 claims 1
- 230000000694 effects Effects 0.000 abstract description 34
- 230000006872 improvement Effects 0.000 abstract description 22
- 230000015556 catabolic process Effects 0.000 abstract description 10
- 230000036962 time dependent Effects 0.000 abstract description 3
- 230000005669 field effect Effects 0.000 abstract description 2
- 108091006146 Channels Proteins 0.000 description 45
- 238000013461 design Methods 0.000 description 38
- 239000000969 carrier Substances 0.000 description 34
- 230000005684 electric field Effects 0.000 description 34
- 230000002411 adverse Effects 0.000 description 31
- 239000003990 capacitor Substances 0.000 description 30
- 230000002829 reductive effect Effects 0.000 description 28
- 238000004519 manufacturing process Methods 0.000 description 24
- 230000003071 parasitic effect Effects 0.000 description 23
- 229910052594 sapphire Inorganic materials 0.000 description 22
- 239000010980 sapphire Substances 0.000 description 22
- 239000002019 doping agent Substances 0.000 description 21
- 230000006870 function Effects 0.000 description 17
- 238000003780 insertion Methods 0.000 description 17
- 230000037431 insertion Effects 0.000 description 17
- 230000008569 process Effects 0.000 description 17
- 230000009467 reduction Effects 0.000 description 13
- 238000007667 floating Methods 0.000 description 12
- 239000000463 material Substances 0.000 description 11
- 238000005259 measurement Methods 0.000 description 11
- 230000001629 suppression Effects 0.000 description 11
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 10
- 238000005516 engineering process Methods 0.000 description 10
- 238000013459 approach Methods 0.000 description 9
- 230000001419 dependent effect Effects 0.000 description 9
- 239000004065 semiconductor Substances 0.000 description 9
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- 230000008901 benefit Effects 0.000 description 8
- 230000000670 limiting effect Effects 0.000 description 8
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 8
- 238000010586 diagram Methods 0.000 description 6
- 230000007246 mechanism Effects 0.000 description 6
- 230000004044 response Effects 0.000 description 6
- 210000000746 body region Anatomy 0.000 description 5
- 239000002800 charge carrier Substances 0.000 description 5
- 230000002459 sustained effect Effects 0.000 description 5
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 4
- 238000009825 accumulation Methods 0.000 description 4
- 230000009286 beneficial effect Effects 0.000 description 4
- 230000005540 biological transmission Effects 0.000 description 4
- 230000000903 blocking effect Effects 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 230000009022 nonlinear effect Effects 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 230000009471 action Effects 0.000 description 3
- 229910052681 coesite Inorganic materials 0.000 description 3
- 229910052906 cristobalite Inorganic materials 0.000 description 3
- 239000007943 implant Substances 0.000 description 3
- 238000005468 ion implantation Methods 0.000 description 3
- 230000006798 recombination Effects 0.000 description 3
- 238000005215 recombination Methods 0.000 description 3
- 238000004088 simulation Methods 0.000 description 3
- 229910052682 stishovite Inorganic materials 0.000 description 3
- 229910052905 tridymite Inorganic materials 0.000 description 3
- 108091006149 Electron carriers Proteins 0.000 description 2
- 108090000699 N-Type Calcium Channels Proteins 0.000 description 2
- 102000004129 N-Type Calcium Channels Human genes 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000010267 cellular communication Effects 0.000 description 2
- 230000006835 compression Effects 0.000 description 2
- 238000007906 compression Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 230000005284 excitation Effects 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 230000035945 sensitivity Effects 0.000 description 2
- 238000000926 separation method Methods 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 108010075750 P-Type Calcium Channels Proteins 0.000 description 1
- 241001125929 Trisopterus luscus Species 0.000 description 1
- 238000004458 analytical method Methods 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000010835 comparative analysis Methods 0.000 description 1
- 230000001808 coupling effect Effects 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000002939 deleterious effect Effects 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- 238000011982 device technology Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000003090 exacerbative effect Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000000691 measurement method Methods 0.000 description 1
- 230000000116 mitigating effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000008450 motivation Effects 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- 238000005070 sampling Methods 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6704—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
- H10D30/6708—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device for preventing the kink effect or the snapback effect, e.g. discharging the minority carriers of the channel region for preventing bipolar effect
- H10D30/6711—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device for preventing the kink effect or the snapback effect, e.g. discharging the minority carriers of the channel region for preventing bipolar effect by using electrodes contacting the supplementary regions or layers
-
- H01L29/78654—
-
- H01L27/1203—
-
- H01L29/4908—
-
- H01L29/78615—
-
- H01L29/78651—
-
- H01L29/78657—
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/10—Modifications for increasing the maximum permissible switched voltage
- H03K17/102—Modifications for increasing the maximum permissible switched voltage in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/16—Modifications for eliminating interference voltages or currents
- H03K17/161—Modifications for eliminating interference voltages or currents in field-effect transistor switches
- H03K17/162—Modifications for eliminating interference voltages or currents in field-effect transistor switches without feedback from the output circuit to the control circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/693—Switching arrangements with several input- or output-terminals, e.g. multiplexers, distributors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/6737—Thin-film transistors [TFT] characterised by the electrodes characterised by the electrode materials
- H10D30/6739—Conductor-insulator-semiconductor electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
- H10D30/6743—Silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
- H10D30/6743—Silicon
- H10D30/6744—Monocrystalline silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6758—Thin-film transistors [TFT] characterised by the insulating substrates
- H10D30/6759—Silicon-on-sapphire [SOS] substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K2217/00—Indexing scheme related to electronic switching or gating, i.e. not by contact-making or -breaking covered by H03K17/00
- H03K2217/0018—Special modifications or use of the back gate voltage of a FET
Definitions
- the present invention relates to metal-oxide-semiconductor (MOS) field effect transistors (FETs), and particularly to MOSFETs fabricated on Semiconductor-On-Insulator (“SOI”) and Silicon-On-Sapphire (“SOS”) substrates.
- MOS metal-oxide-semiconductor
- SOI Semiconductor-On-Insulator
- SOS Silicon-On-Sapphire
- an SOI (or SOS) MOSFET is adapted to control accumulated charge and thereby improve linearity of circuit elements.
- an SOI (or SOS) MOSFET is adapted to control accumulated charge and thereby improve gate oxide reliability.
- FIG. 1 shows a cross-sectional view of an exemplary prior art SOI NMOSFET 100 .
- the prior art SOI NMOSFET 100 includes an insulating substrate 118 that may comprise a buried oxide layer, sapphire, or other insulating material.
- a source 112 and drain 116 of the NMOSFET 100 comprise N+ regions (i.e., regions that are heavily doped with an “n-type” dopant material) produced by ion implantation into a silicon layer positioned above the insulating substrate 118 .
- the source and drain of PMOSFETs comprise P+ regions (i.e., regions heavily doped with “p-type” dopant material)).
- the body 114 comprises a P ⁇ region (i.e., a region that is lightly doped with a “p-type” dopant), produced by ion implantation, or by dopants already present in the silicon layer when it is formed on the insulating substrate 118 . As shown in FIG.
- the NMOSFET 100 also includes a gate oxide 110 positioned over the body 114 .
- the gate oxide 110 typically comprises a thin layer of an insulating dielectric material such as SiO 2 .
- the gate oxide 110 electrically insulates the body 114 from a gate 108 positioned over the gate oxide 110 .
- the gate 108 comprises a layer of metal or, more typically, polysilicon.
- a source terminal 102 is operatively coupled to the source 112 so that a source bias voltage “Vs” may be applied to the source 112 .
- a drain terminal 106 is operatively coupled to the drain 116 so that a drain bias voltage “Vd” may be applied to the drain 116 .
- a gate terminal 104 is operatively coupled to the gate 108 so that a gate bias voltage “Vg” may be applied to the gate 108 .
- a positive gate bias creates a channel in the channel region of the MOSFET body through which current passes between the source and drain.
- a depletion mode device a channel is present for a zero gate bias. Varying the voltage applied to the gate modulates the conductivity of the channel and thereby controls the current flow between the source and drain.
- the gate bias creates a so-called “inversion channel” in a channel region of the body 114 under the gate oxide 110 .
- the inversion channel comprises carriers having the same polarity (e.g., “P” polarity (i.e., hole carriers), or “N” polarity (i.e., electron carriers) carriers) as the polarity of the source and drain carriers, and it thereby provides a conduit (i.e., channel) through which current passes between the source and the drain.
- P polarity
- N polarity
- conduit i.e., channel
- an inversion channel is formed in the channel region of the body 114 .
- the polarity of carriers in the inversion channel is identical to the polarity of carriers in the source and drain.
- the carriers in the channel comprise N polarity carriers.
- the carriers in the channel of turned on (i.e., conducting) PMOSFETs comprise P polarity carriers.
- Depletion mode MOSFETs operate similarly to enhancement mode MOSFETs, however, depletion mode MOSFETs are doped so that a conducting channel exists even without a voltage being applied to the gate. When a voltage of appropriate polarity is applied to the gate the channel is depleted. This, in turn, reduces the current flow through the depletion mode device.
- the depletion mode device is analogous to a “normally closed” switch, while the enhancement mode device is analogous to a “normally open” switch.
- Both enhancement and depletion mode MOSFETs have a gate voltage threshold, V th , at which the MOSFET changes from an off-state (non-conducting) to an on-state (conducting).
- accumulated charge is used herein to refer to gate-bias induced carriers that may accumulate in the body of an off-state MOSFET, even if the majority carriers in the body do not have the same polarity as the accumulated charge. This situation may occur, for example, in an off-state depletion mode NMOSFET, wherein the accumulated charge may comprise holes (i.e., having P polarity) even though the body doping is N ⁇ rather than P ⁇ .
- an accumulated charge 120 may accumulate in the body 114 underneath and proximate the gate oxide 110 .
- the operating state of the SOI NMOSFET 100 shown in FIG. 1 is referred to herein as an “accumulated charge regime” of the MOSFET.
- the accumulated charge regime is defined in more detail below. The causes and effects of the accumulated charge in SOI MOSFETs are now described in more detail.
- electron-hole pair carriers may be generated in MOSFET bodies as a result of several mechanisms (e.g., thermal, optical, and band-to-band tunneling electron-hole pair generation processes).
- electron-hole pair carriers When electron-hole pair carriers are generated within an NMOSFET body, for example, and when the NMOSFET is biased in an off-state condition, electrons may be separated from their hole counterparts and pulled into both the source and drain. Over a period of time, assuming the NMOSFET continues to be biased in the offstate, the holes (resulting from the separated electron-hole pairs) may accumulate under the gate oxide (i.e., forming an “accumulated charge”) underneath and proximate the gate oxide.
- a similar process (with the behavior of electrons and holes reversed) occurs in similarly biased PMOSFET devices. This phenomenon is now described with reference to the SOI NMOSFET 100 of FIG. 1 .
- the accumulated charge is opposite in polarity to the polarity of carriers in the channel. Because, as described above, the polarity of carriers in the channel is identical to the polarity of carriers in the source and drain, the polarity of the accumulated charge 120 is also opposite to the polarity of carriers in the source and drain. For example, under the operating conditions described above, holes (having “P” polarity) accumulate in off-state NMOSFETs, and electrons (having “N” polarity) accumulate in off-state PMOSFETs. Therefore, a MOSFET device is defined herein as operating within the “accumulated charge regime” when the MOSFET is biased to operate in an off-state, and when carriers having opposite polarity to the channel carriers are present in the channel region.
- a MOSFET is defined as operating within the accumulated charge regime when the MOSFET is biased to operate in an off-state, and when carriers are present in the channel region having a polarity that is opposite the polarity of the source and drain carriers.
- the accumulated charge 120 comprises hole carriers having P or “+” polarity.
- the carriers in the source, drain, and channel i.e., when the FET is in the on-state
- the carriers in the source, drain, and channel comprise electron carriers having N or “ ⁇ ” polarity.
- the SOI NMOSFET 100 is therefore shown in FIG. 1 as operating in the accumulated charge regime. It is biased to operate in an off-state, and an accumulated charge 120 is present in the channel region.
- the accumulated charge 120 is opposite in polarity (P) to the polarity of the channel, source and drain carriers (N).
- V th is negative by definition.
- the body 114 comprises an N ⁇ region (as contrasted with the P ⁇ region shown in FIG. 1 ).
- the source and drain comprise N+ regions similar to those shown in the enhancement mode MOSFET 100 of FIG. 1 .
- Vs and Vd both at zero volts, when a gate bias Vg is applied that is sufficiently negative relative to V th (for example, a Vg that is more negative than approximately ⁇ 1 V relative to V th ), the depletion mode NMOSFET is biased into an off-state. If biased in the off-state for a sufficiently long period of time, holes may accumulate under the gate oxide and thereby comprise the accumulated charge 120 shown in FIG. 1 .
- Vs and Vd may comprise nonzero bias voltages.
- Vg must be sufficiently negative to both Vs and Vd (in order for Vg to be sufficiently negative to V th , for example) in order to bias the NMOSFET in the off-state.
- bias voltages may be used to practice the present teachings. As described below in more detail, the present disclosed method and apparatus contemplates use in any SOT MOSFET device biased to operate in the accumulated charge regime.
- SOI and SOS MOSFETs are often used in applications in which operation within the accumulated charge regime adversely affects MOSFET performance. As described below in more detail, unless the accumulated charge is removed or otherwise controlled, it detrimentally affects performance of SOI MOSFETs under certain operating conditions.
- One exemplary application described below in more detail with reference to the circuits shown in FIGS. 2B and 5A , is the use of SOI MOSFETs in the implementation of radio frequency (RF) switching circuits. As described below with reference to FIGS.
- RF radio frequency
- the inventors have discovered that unless the accumulated charge is removed or otherwise controlled, under some operating conditions, the accumulated charge adversely affects the linearity of the SOT MOSFET and thereby increases harmonic distortion and intermodulation distortion (IMD) caused by the MOSFET when used in the implementation of certain circuits.
- IMD harmonic distortion and intermodulation distortion
- removal or control of the accumulated charge improves the drain-to-source breakdown voltage (i.e., the “BVDSS”) characteristics of the SOI MOSFETs.
- the gate oxide is a critical component of a MOSFET. In many applications, including RF switch implementation, it is desirable to make the gate oxide as thin as possible. In RF circuit applications, thinner gate oxide results in higher on-currents and lower insertion losses for RF signals. However, if the gate oxide is too thin, the oxide will break down when a gate voltage is applied. When an electric field is applied to a gate oxide, there is typically a significant time interval before the gate oxide fails. The time required for a gate oxide to fail is a function of the applied electric field and temperature. This phenomenon is known as Time Dependent Dielectric Breakdown (TDDB). As a rough rule of thumb, at room temperature the electric field in a gate oxide should not exceed approximately 5 MV/cm for a desired lifetime or time-to-breakdown of ten years.
- TDDB Time Dependent Dielectric Breakdown
- TDDB in gate oxides has been investigated extensively.
- One exemplary reference is an article entitled “A Unified Gate Oxide Reliability Model,” C. Hu and Q. Lu, 37th International Reliability Physics Symposium, San Diego, Calif. 1999. This paper discusses two major mechanisms for TDDB which occur under different stress conditions related to the strength of the applied electric field.
- Still yet another reference relating to TDDB is a technical paper entitled “Reliability Issues for Silicon-on-insulator,” R. Bolam, et al., Electron Devices Meeting 2000, IEDM Technical Digest, December 2000. The authors report that there is no significant difference for TDDB failure in bulk Si devices and SOI devices fabricated in accordance with current art.
- the paper by C. Hu and Q. Lu, the reference by Suehle and Chaparala, and the reference by R. Bolam, cited above (referred to herein as the “TDDB references”), are hereby fully incorporated by reference herein, as though set forth in full for their teachings on the reliability of SiO 2 when used as a gate dielectric.
- TDDB lifetime at a given temperature, is dependent on the electric field in the gate oxide.
- the electric field in the oxide is approximately equal to the gate-to-source voltage divided by the gate oxide thickness.
- the electric field that stresses the gate oxide is also affected by the presence of an accumulated charge under the gate.
- the inventors have discovered that removing or otherwise controlling the accumulated charge can significantly reduce the electric field that stresses the gate oxide and thereby improve the gate oxide reliability. Therefore, it is desirable to provide techniques for adapting and operating SOI MOSFET devices and circuits in order to control the accumulated charge and thereby significantly improve gate oxide reliability.
- the present teachings provide such novel techniques for adapting and operating SOI MOSFET devices.
- Apparatuses and methods are provided to control accumulated charge in SOI MOSFETs, thereby improving nonlinear responses and harmonic and intermodulation distortion effects in the operation of the SOI MOSFETs.
- a circuit having at least one SOI MOSFET is configured to operate in an accumulated charge regime.
- An accumulated charge sink (ACS) operatively coupled to the body of the SOI MOSFET, receives accumulated charge generated in the body, thereby reducing the non-linearity of the net source-drain capacitance of the SOI MOSFET.
- the ACS comprises a high impedance connection to the MOSFET body, with an exemplary impedance greater than 10 6 ohm.
- Circuits with SOI MOSFETs are adapted to control accumulated charge in the SOI MOSFETs, thereby improving gate oxide reliability of the SOI MOSFETs.
- a circuit comprises an SOI MOSFET, operating in the accumulated charge regime, and means for accumulated charge control (ACC), operatively coupled to the SOI MOSFET.
- the SOI MOSFET is adapted to have a maximum electric field E tb in the gate oxide of the SOI MOSFET, where E tb corresponds to a desired lifetime or average time-to-breakdown for the gate oxide.
- the SOI MOSFET is adapted responsive to a first determination of the maximum electric field E ox1 in the gate oxide with an uncontrolled accumulated charge proximate to the gate oxide, and further responsive to second determination of the maximum electric field E ox2 in the gate oxide with a controlled accumulated charge proximate to the gate oxide. Determinations of E tb , E ox1 , and E ox2 may be performed using well known techniques such as TDDB measurements and simulations of the SOI MOSFET operation.
- a method for improving gate oxide reliability of an SOI MOSFET, operating in the accumulated charge regime begins at a STEP (a).
- a first maximum electric field E ox1 in the gate oxide of the SOI MOSFET is determined with an uncontrolled accumulated charge proximate to the gate oxide.
- a second maximum electric field E ox2 in the gate oxide of the SOI MOSFET is determined with a controlled accumulated charge proximate to the gate oxide.
- the SOI MOSFET is implemented in a circuit, wherein the SOI MOSFET is adapted to have a maximum electric field E tb in the gate oxide.
- the maximum electric field E tb corresponds to a desired lifetime or time-to-breakdown for the gate oxide.
- the SOI MOSFET is adapted responsive to the determinations of the STEPS (a) and (b).
- the circuit is operated using a means for ACC operatively coupled to the SOI MOSFET.
- the SOI MOSFET is adapted by implementing a second thickness T ox2 of the gate oxide, wherein T ox2 is less than a first thickness T ox1 of the gate oxide.
- the first thickness T ox1 corresponds to the SOI MOSFET having the maximum electric field E ox1 in the gate oxide less than or equal to E tb when the SOI MOSFET is operated without the means for ACC operatively coupled to the SOI MOSFET.
- Implementation of the means for ACC enables the use of the lesser second thickness T ox2 , without allowing the maximum electric field E ox2 in the gate oxide to exceed E tb .
- the SOI MOSFET is adapted to enable a specified performance for the SOI MOSFET using the second thickness T ox2 and a second body width W 2 of the SOI MOSFET (the terms “gate width,” “body width” and “transistor width” are used equivalently and interchangeably herein), wherein the second body width W 2 is less than a first body width W 1 of the SOI MOSFET.
- the first body width W 1 corresponds to the SOI MOSFET being adapted to enable the specified performance using the first thickness T ox1 .
- Using the lesser second gate oxide thickness T ox2 provides improvements in the performance of the SOI MOSFET, such as reduced insertion loss, improved on-state conductance, and improved transconductance. This allows the body width of the SOI MOSFET to be reduced while maintaining the specified performance. Advantages of reduced body width include smaller die size for lower manufacturing cost and reduced parasitic capacitance, and better performance such as improved linearity.
- the SOI MOSFET is adapted by implementing a second limiting gate bias voltage V g2 applied to a gate of the SOI MOSFET.
- V g2 has an absolute value greater than the absolute value of a first limiting gate bias voltage V g1 applied to the gate of the SOI MOSFET.
- V g1 corresponds to the SOI MOSFET having the maximum electric field E ox1 in the gate oxide less than or equal to E tb when the SOI MOSFET is operated without the means for ACC operatively coupled to the SOI MOSFET.
- Implementation of the means for ACC enables the magnitude of the off-state limiting gate bias V g2 to be increased over V g1 without having the maximum electric field E ox2 in the gate oxide exceed E tb . More generally, using ACC allows the use of thinner gate oxide, larger gate bias magnitude, or a selected combination thereof.
- the means for ACC may comprise an Accumulated Charge Sink (ACS), having a resistance greater than 10 6 ohm, operatively coupled to a body region of the SOI MOSFET to receive and remove the accumulated charge.
- ACS Accumulated Charge Sink
- the means for ACC may comprise an ACS, having a resistance not greater than 10 6 ohm, operatively coupled to a body region of the SOI MOSFET to receive and remove the accumulated charge.
- the means for ACC may comprise a control circuit operatively coupled to a gate of the SOI MOSFET.
- the control circuit is adapted to apply a voltage pulse to the gate to switch the SOI MOSFET from the off-state to an on-state for a selected interval, thereby dissipating the accumulated charge proximate to the gate oxide.
- the means for ACC may comprise a resistor electrically connected to a gate of the SOI MOSFET sufficient to prevent attenuation of an induced RF voltage on the gate, and wherein an RF signal voltage is applied to a drain of the SOI MOSFET that generates the induced RF voltage, thereby reducing the accumulated charge.
- the SOI MOSFET may be an NMOSFET or a PMOSFET.
- the SOI MOSFET may be fabricated using silicon-on-sapphire, or other SOI technologies, such as Separation by Implantation of Oxygen (SIMOX)), silicon bonded to insulator, etc.
- the exemplary circuit including the SOI MOSFET may be an RF switching circuit, an RF mixer, a power amplifier, a level shifting circuit, a negative voltage generator, an oscillator, a DC-DC converter or other circuit using SOI MOSFETs.
- FIG. 1 is a cross-sectional view of an exemplary prior art SOI NMOSFET.
- FIG. 2A is a simplified schematic of an electrical model showing the off-state impedance characteristics of the exemplary prior art SOI NMOSFET of FIG. 1 .
- FIG. 2B is a schematic of an exemplary simplified RF switching circuit implemented using prior art SOI MOSFETs such as the prior art SOI NMOSFET of FIG. 1 .
- FIGS. 3A and 3B are simplified schematic diagrams of a top view of an improved SOI NMOSFET adapted to control accumulated charge in accordance with the present teachings.
- FIG. 3C is a cross-sectional perspective schematic of an improved SOI NMOSFET adapted to control accumulated charge showing gate, source, drain and accumulated charge sink (ACS) terminals.
- ACS accumulated charge sink
- FIG. 3D is a simplified top view schematic of an improved SOI NMOSFET adapted to control accumulated charge having an accumulated charge sink (ACS) electrically coupled to a P+ region.
- ACS accumulated charge sink
- FIG. 3E is a simplified top view schematic of an improved SOI NMOSFET adapted to control accumulated charge and showing a cross-sectional view line A-A′ taken along approximately a center of the SOI NMOSFET.
- FIG. 3F is a cross-sectional view of the improved SOI NMOSET of FIG. 3E taken along the A-A′ view line of FIG. 3E .
- FIG. 3F-1 is a cross-sectional view of the improved SOI NMOSET of FIGS. 3A-3B .
- FIG. 3G is a simplified top view schematic of an SOI NMOSFET illustrating the region of increased threshold voltage that can occur in the prior art MOSFETs and in some embodiments of the improved SOI MOSFET due to manufacturing processes.
- FIG. 3G-1 is a schematic plot of inversion channel charge as a function of applied gate voltage when a region of increased threshold voltage is present.
- FIG. 3H is a simplified top view schematic of an improved SOI NMOSFET adapted to control accumulated charge and configured in a “T-gate” configuration.
- FIG. 3I is a simplified top view schematic of an improved SOI NMOSFET adapted to control accumulated charge and configured in an “H-gate” configuration.
- FIG. 4A is a simplified schematic of an improved SOI NMOSFET adapted to control accumulated charge embodied as a four terminal device.
- FIG. 4B is a simplified schematic of an improved SOI NMOSFET adapted to control accumulated charge, embodied as a four terminal device, wherein an accumulated charge sink (ACS) terminal is coupled to a gate terminal.
- ACS accumulated charge sink
- FIG. 4C is a simplified schematic of an improved SOI NMOSFET adapted to control accumulated charge, embodied as a four terminal device, wherein an accumulated charge sink (ACS) terminal is coupled to a gate terminal via a diode.
- ACS accumulated charge sink
- FIG. 4D is a simplified schematic of an improved SOI NMOSFET adapted to control accumulated charge, embodied as a four terminal device, wherein an accumulated charge sink (ACS) terminal is coupled to a control circuit.
- ACS accumulated charge sink
- FIG. 4D-1 is a simplified schematic of the improved SOI NMOSFET of FIG. 4D , embodied as a four terminal device, showing an accumulated charge sink (ACS) terminal coupled to a separate bias source.
- ACS accumulated charge sink
- FIG. 4E is a simplified schematic of an improved SOI NMOSFET adapted to control accumulated charge, embodied as a four terminal device, wherein an accumulated charge sink (ACS) terminal is coupled to a clamping circuit.
- ACS accumulated charge sink
- FIG. 4F is a simplified schematic of an improved SOI NMOSFET adapted to control accumulated charge, embodied as a four terminal device, wherein an accumulated charge sink (ACS) terminal is coupled to a gate terminal via a diode in parallel with a capacitor.
- ACS accumulated charge sink
- FIG. 4G shows plots of the off-state capacitance (C off ) versus applied drain-to-source voltages for SOI MOSFETs operated in the accumulated charge regime, wherein a first plot shows the off-state capacitance C off of a prior art SOI MOSFET, and wherein a second plot shows the off-state capacitance C off of the improved ACC SOI MOSFET made in accordance with the present teachings.
- FIG. 5A is a schematic of an exemplary single pole, single throw (SPST) radio frequency (RF) switch circuit.
- SPST single pole, single throw
- RF radio frequency
- FIG. 5B is a schematic of an RF switch circuit adapted for improved performance using accumulated charge control, wherein the gate of a shunting SOI NMOSFET is coupled to an accumulated charge sink (ACS) terminal.
- ACS accumulated charge sink
- FIG. 5C is a schematic of an RF switch circuit adapted for improved performance using accumulated charge control, wherein the gate of a shunting SOI NMOSFET is coupled to an accumulated charge sink (ACS) terminal via a diode.
- ACS accumulated charge sink
- FIG. 5D is a schematic of an RF switch circuit adapted for improved performance using accumulated charge control, wherein the accumulated charge sink (ACS) terminal is coupled to a control circuit.
- ACS accumulated charge sink
- FIG. 6 is a schematic of an RF switch circuit including stacked MOSFETs, adapted for improved performance using accumulated charge control, wherein the accumulated charge sink (ACS) terminals of the shunting stacked MOSFETs are coupled to a control signal.
- ACS accumulated charge sink
- FIG. 7 shows a flowchart of an exemplary method of improving the linearity of an SOI MOSFET device using an accumulated charge sink in accordance with the present disclosure.
- FIG. 8 shows a simplified circuit schematic of an exemplary embodiment of an RF switch circuit made in accordance with the present disclosure, wherein the RF switch circuit includes drain-to-source resistors between the drain and source of the ACC MOSFETs.
- FIG. 9 shows a simplified schematic of an exemplary single-pole double-throw (SPDT) RF switch circuit made in accordance with the present disclosure, wherein drain-to-source resistors are shown across the switching ACC SOI MOSFETs.
- SPDT single-pole double-throw
- FIG. 10A is a flow chart of a first embodiment of a method of implementing SOI MOSFETs to improve gate oxide reliability using the accumulated charge control techniques of the present disclosure.
- FIG. 10B is a flow chart of a second embodiment of a method of implementing SOI MOSFETs to improve gate oxide reliability using the accumulated charge control techniques of the present disclosure.
- FIG. 10C is a flow chart of a third embodiment of a method of implementing SOI MOSFETs to improve gate oxide reliability using the accumulated charge control techniques of the present disclosure.
- the MOSFET As described in the background section above, no matter what mode of operation the MOSFET employs (i.e., enhancement mode or depletion mode), under some circumstances, when a MOSFET is operated in an off-state with a nonzero gate bias voltage applied with respect to the source and drain, an accumulated charge may occur under the gate. According to the present teachings, as described above when the MOSFET is in an off-state, and when carriers are present in the channel region having a polarity that is opposite the polarity of the source and drain carriers, the MOSFET is said to be operating in the accumulated charge regime.
- the inventors have observed that, when used in certain circuit implementations, MOSFETs operating in the accumulated charge regime exhibit undesirable non-linear characteristics that adversely impact circuit performance.
- the accumulated charge 120 ( FIG. 1 ) adversely affects the linearity of off-state SOI MOSFETs, and more specifically, it adversely affects the linearity of contributing capacitances to the drain-to-source capacitance (Cds).
- Cds is referred to as C off .
- the contributing capacitances to C off are described below in reference to FIG.
- FIG. 2A is a simplified schematic of an electrical model 200 showing the off-state impedance (or conversely, conductance) characteristics of the exemplary prior art SOI NMOSFET 100 of FIG. 1 . More specifically, the model 200 shows the impedance characteristics from the source 112 to the drain 116 when the NMOSFET 100 is operated in the off-state. Because the drain-to-source off-state impedance characteristic of the NMOSFET 100 is primarily capacitive in nature, it is referred to herein as the drain-to-source off-state capacitance (C off ).
- C off drain-to-source off-state capacitance
- the gate 108 is understood to be biased at a voltage Vg by a circuit (not shown) that has an impedance that is large compared to the impedances of the contributing capacitances described in reference to FIG. 2A .
- a circuit not shown
- this exemplary description may be modified for the case wherein the impedance of the circuit providing the Vg bias is not large compared to the impedances of the contributing capacitances.
- the junction between the source 112 and the body 114 (i.e., a source-body junction 218 ) of the off-state NMOSFET 100 can be represented by a junction diode 208 and a junction capacitor 214 , configured as shown.
- the junction between the drain 116 and the body 114 (i.e., the drain-body junction 220 ) of the off-state NMOSFET 100 can be represented by a junction diode 210 and a junction capacitor 216 , configured as shown.
- the body 114 is represented simply as an impedance 212 that is present between the source-body junction 218 and the drain-body junction 220 .
- a capacitor 206 represents the capacitance between the gate 108 and the body 114 .
- a capacitor 202 represents the capacitance between the source 112 and the gate 108 , and another capacitor 204 represents the capacitance between the drain 116 and the gate 108 .
- a substrate capacitance due to the electrical coupling between the source 112 and the drain 116 (through the insulating substrate 118 shown in FIG. 1 ) is taken to be negligibly small in the exemplary description set forth below, and therefore is not shown in the electrical model 200 of FIG. 2A .
- the body 114 is depleted of charge carriers.
- the body impedance 212 is analogous to the impedance of an insulator, and the electrical conductance through the body 114 is very small (i.e., the NMOSFET 100 is in the off-state). Consequently, the principal contributions to the drain-to-source off-state capacitance C off are provided by the capacitors 202 and 204 .
- the capacitors 202 and 204 are only slightly voltage dependent, and therefore do not significantly contribute to a non-linear response that adversely affects harmonic generation and intermodulation distortion characteristics.
- the NMOSFET 100 operates within the accumulated charge regime, and the accumulated charge 120 is therefore present in the body 114 , mobile holes comprising the accumulated charge produce p-type conductivity between the source-body junction 218 and the drain-body junction 220 .
- the accumulated charge 120 produces an impedance between the source-body junction 218 and the drain-body junction 220 that is significantly less than the impedance between the junctions in the absence of the accumulated charge. If a Vds voltage is applied between the drain 116 and the source 112 , the mobile holes redistribute according to the electrical potentials that result within the body 114 .
- DC and low-frequency current flow through the SOI NMOSFET 100 is prevented by the diode properties of the source-body junction 218 and the drain-body junction 220 , as represented by the junction diodes 208 and 210 , respectively. That is, because the junction diodes 208 and 210 are anti-series (i.e., “back-to-back”) in this case, no DC or low-frequency currents flow through the SOI NMOSFET 100 . However, high-frequency currents may flow through the SOI NMOSFET 100 via the capacitances of the source-body junction 218 and the drain-body junction 220 , as represented by the junction capacitors 214 and 216 , respectively.
- the junction capacitors 214 and 216 are voltage dependent because they are associated with junctions between n-type and p-type regions. This voltage dependence results from the voltage dependence of the width of the depletion region of the junction between the n-type and p-type regions. As a bias voltage is applied to the NMOSFET, the width of the depletion region of the junction between the n-type and p-type regions is varied. Because the capacitance of the junction depends on the width of the junction depletion region, the capacitance also varies as a function of the bias applied across the junction (i.e., the capacitance is also voltage dependent).
- capacitors 202 and 204 may also have a voltage dependence caused by the presence of the accumulated charge 120 .
- electric field regions e.g., electric field regions 122 and 124 described above with reference to FIG. 1
- An additional nonlinear effect may occur due to a direct capacitance (not shown) between the source 112 and the drain 116 .
- this direct capacitance would usually be expected to be negligible for most SOI MOSFETs, it may contribute for SOI MOSFETs having very short spacing between the source and drain.
- the contribution of this direct capacitance to C off is also voltage-dependent in the presence of accumulated charge, for reasons that are analogous to the voltage dependencies of the capacitors 202 and 204 as described above.
- IMD intermodulation distortion
- the relative contributions of these effects are complex, and depend on fabrication processes, biases, signal amplitudes, and other variables.
- those skilled in the electronic device design arts shall understand from the teachings herein that reducing, removing, or otherwise controlling the accumulated charge provides an overall improvement in the nonlinear behavior of C off .
- the body impedance 212 is significantly decreased in the presence of the accumulated charge 120 , the magnitude of C off may be increased when the FET operates in the accumulated charge regime. Reducing, removing, or otherwise controlling the accumulated charge also mitigates this effect.
- RF switch linearity is an important design parameter in many applications. Improved switch linearity leads to improved suppression of harmonic and intermodulation (IM) distortion of signals processed by the switch. These improved switch characteristics can be critically important in some applications such as use in cellular communication devices.
- the well known GSM cellular communication system standard imposes stringent linearity, harmonic and intermodulation suppression, and power consumption requirements on front-end components used to implement GSM cell phones.
- One exemplary GSM standard requires that all harmonics of a fundamental signal be suppressed to below ⁇ 30 dBm at frequencies up to 12.75 GHz. If harmonics are not suppressed below these levels, reliable cell phone operation can be significantly adversely impacted (e.g., increased dropped calls or other communication problems may result due to harmonic and intermodulation distortion of the transmit and receive signals).
- the RF switching function is generally implemented in the cell phone front-end components, improvements in the RF switch linearity, harmonic and intermodulation suppression, and power consumption performance characteristics is highly desirable. A description of how the non-linear behavior of the off-state capacitance C off of the prior art MOSFETs adversely affects these RF switch characteristics is now described with reference to FIG. 2B .
- FIG. 2B illustrates an exemplary simplified RF switch circuit 250 implemented using prior art MOSFETs such as the prior art SOI NMOSFET 100 described above with reference to FIG. 1 .
- MOSFETs such as the prior art SOI NMOSFET 100 described above with reference to FIG. 1 .
- FIG. 2B illustrates an exemplary simplified RF switch circuit 250 implemented using prior art MOSFETs such as the prior art SOI NMOSFET 100 described above with reference to FIG. 1 .
- the prior art RF switch 250 includes a single “pass” or “switching” MOSFET 254 operatively coupled to five shunting MOSFETs 260 a- 260 e.
- the MOSFET 254 acts as a pass or switching transistor and is configured, when enabled, to selectively couple an RF input signal (applied to its drain, for example) to an RF antenna 258 via a transmission path 256 .
- the shunting MOSFETs, 260 a- 260 e when enabled, act to alternatively shunt the RF input signal to ground.
- the switching MOSFET 254 is selectively controlled by a first switch control signal (not shown) coupled to its gate, and the shunting MOSFETs, 260 a- 260 e are similarly controlled by a second switch control signal (not shown) coupled to their gates.
- the switching MOSFET 254 is thereby enabled when the shunting MOSFETs 260 a- 260 e are disabled, and vice versa. As shown in the exemplary embodiment of the RF switch 250 of FIG. 2B , the switching MOSFET 254 is enabled by applying a gate bias voltage of +2.5V (via the first switch control signal). The shunting MOSFETs 260 a- 260 e are disabled by applying a gate bias voltage of ⁇ 2.5V (via the second switch control signal).
- the RF signal 252 propagates through the switching MOSFET 254 , through the transmission path 256 , and to the antenna 258 .
- the shunting MOSFETS 260 a- 260 e comprise prior art SOI (or SOS) MOSFETs, such as the SOI NMOSFET 100 ( FIG. 1 )
- an accumulated charge can occur in the SOI MOSFET bodies (i.e., when the SOI MOSFETs operate in the accumulated charge regime as described above).
- the accumulated charge can produce nonlinear behavior in the off-state capacitance C off of the SOI MOSFETs whenAC voltages are applied to the MOSFETs.
- the RF signal applies time varying source-to-drain bias voltages to the SOI MOSFETs 260 a- 260 e.
- the time varying source-to-drain bias voltages creates movement of the accumulated charge within the channel regions of the SOI MOSFETs 260 - 260 e.
- the movement of the accumulated charge within the channel regions of the SOI MOSFETs causes variations in the drain-to-source off-state capacitance of the SOI MOSFETs 260 a- 260 e. More specifically, the movement of the accumulated charge within the channel regions causes a voltage dependence of the drain-to-source off-state capacitance as described above with reference to FIG. 2A .
- the voltage dependent variations in the off-state capacitance of the SOI MOSFETs 260 a- 260 e is the dominant cause of harmonic distortion and IMD of the RF signal as it propagates through the RF switch 250 .
- harmonic distortion and IMD of the RF signal is a major disadvantage of the prior art RF switch circuits implemented using the prior art SOI MOSFET devices.
- harmonics and IMD of the RF signal must be suppressed to levels that heretofore have been difficult or impossible to achieve using prior art SOI MOSFET devices.
- prior art switches typically have only a 6 dB margin to the GSM third order harmonics suppression requirement of less than ⁇ 30 dBm.
- Very low even order harmonic distortion is also desirable in GSM systems as the second order harmonic of the GSM transmit band also resides in the DCS receive band. Suppression of odd order (e.g., third order) harmonics of the RF signal, however, is desirable and improvements in that regard are needed.
- BVDSS drain-to-source breakdown voltage
- floating-body FETs demonstrate drain-to-source breakdown voltage problems, also known as BVDSS, wherein the drain-to-source “punch-through” voltage is reduced by a parasitic bipolar action.
- the parasitic bipolar action is caused when holes are generated in the channel and the holes have nowhere to dissipate (i.e., because the body is floating, the holes have no means for escaping the body).
- the potential of the MOSFET body is increased, which effectively reduces the threshold voltage.
- this condition causes the MOSFET device to experience increased leakage, thereby generating more holes in the body, and thereby exacerbating the BVDSS problem (as a result of this positive feedback condition).
- the present disclosed method and apparatus for improving linearity of SOI (and SOS) MOSFET devices overcomes the above-described disadvantages of the prior art.
- the accumulated charge is recognized as a major source of harmonic distortion, IMD and compression/saturation in off-state SOI MOSFET devices, and in circuits (such as RF circuits) implemented with these devices, it becomes clear that reduction, removal, and/or control of the accumulated charge improves the harmonic suppression characteristics of these devices.
- reduction, removal, and/or control of the accumulated charge also improves the BVDSS performance characteristics by preventing the parasitic bipolar action from occurring. Improvements in BVDSS lead to consequent improvements in device linearity.
- Several exemplary structures and techniques for controlling the accumulated charge in SOI MOSFETs are described in detail in the next section.
- the present disclosure describes methods and apparatuses for improving semiconductor device linearity (e.g., reducing adverse harmonic distortion and IMD effects) in SOI MOSFETs.
- the method and apparatus improves the linearity and controls the harmonic distortion and IMD effects of the MOSFET devices by reducing the accumulated charge in the bodies of the MOSFET devices.
- the present method and apparatus reduces or otherwise controls the accumulated charge in the MOSFET bodies using an accumulated charge sink (ACS) that is operatively coupled to the MOSFET body.
- ACS accumulated charge sink
- the present method and apparatus entirely removes all of the accumulated charge from the bodies of the MOSFET devices.
- the MOSFET is biased to operate in an accumulated charge regime
- the ACS is used to entirely remove, reduce, or otherwise control, the accumulated charge and thereby reduce harmonic distortions and IMD that would otherwise result.
- Linearity is also improved in some embodiments by removing or otherwise controlling the accumulated charge thereby improving the floating body MOSFET BVDSS characteristics.
- the present disclosure is particularly applicable to FETs and associated applications benefiting from a fully depleted channel when the FET is operated in the off-state, wherein an accumulated charge may result.
- the disclosed method and apparatus for use in improving the linearity of MOSFETs also finds applicability for use with partially depleted channels.
- the doping and dimensions of the body vary widely.
- the body comprises silicon having a thickness of approximately 100 angstroms to approximately 2,000 angstroms.
- dopant concentration within the FET bodies ranges from no more than that associated with intrinsic silicon to approximately 1 ⁇ 10 18 active dopant atoms per cm 3 , resulting in fully-depleted transistor operation.
- dopant concentration within the FET bodies ranges from 1 ⁇ 10 18 to 1 ⁇ 10 19 active dopant atoms per cm 3 and/or the silicon comprising the body ranges from a thickness of 2000 angstroms to many micrometers, resulting in partially-depleted transistor operation.
- the present disclosed method and apparatus for use in improving linearity of MOSFETs can be used in MOSFETs implemented in wide variety of dopant concentrations and body dimensions. The present disclosed method and apparatus therefore is not limited for use in MOSFETs implemented using the exemplary dopant concentrations and body dimensions as set forth above.
- accumulated charge within a FET body is reduced using control methodologies and associated circuitry. In one embodiment all of the accumulated charge is removed from the FET body. In other embodiments, the accumulated charge is reduced or otherwise controlled. In one embodiment, holes are removed from the FET body, whereas in another embodiment, electrons are removed from the FET body, as described below in more detail. By removing holes (or electrons) from the FET body using the novel and nonobvious teachings of the present disclosure, voltage induced variations in the parasitic capacitances of the off-state FETs are reduced or eliminated, thereby reducing or eliminating nonlinear behavior of the off-state FETs. In addition, as described above with reference to FIG.
- Accumulated charge control not only facilitates a beneficial overall reduction in the FET off-state capacitance C off (as described above with reference to FIG. 2A and below with reference to FIG. 4G ), it also facilitates a reduction in C off variations that can occur over time in the presence of a time varying V ds bias voltage.
- a reduction of undesirable harmonics generation and intermodulation distortion in RF switch circuits is obtained using SOI MOSFETs made in accordance with the present disclosure.
- Improved SOI MOSFET power handling, linearity, and performance are achieved by devices made in accordance with the present teachings. While the methods and apparatuses of the present disclosure are capable of fully removing accumulated charge from the FET bodies, those skilled in the electronic device design arts shall appreciate that any reduction of accumulated charge is beneficial.
- SOI systems include any semiconductor architecture employing semiconductor-containing regions positioned above an underlying insulating substrate. While any suitable insulating substrate can be used in a SOI system, exemplary insulating substrates include silicon dioxide (e.g., a buried oxide layer supported by a silicon substrate, such as that known as Separation by Implantation of Oxygen (SIMOX)), bonded wafer (thick oxide), glass, and sapphire. As noted above, in addition to the commonly used silicon-based systems, some embodiments of the present disclosure may be implemented using silicon-germanium (SiGe), wherein the SiGe is used equivalently in place of Si.
- SiGe silicon-germanium
- an ACS is used to remove or otherwise control accumulated charge (referenced as 120 in FIG. 1 described above) from the MOSFETs when the MOSFETs are configured to operate in the accumulated charge regime.
- SOI or SOS
- ACC Accumulated Charge Control
- the ACC MOSFETs are useful in improving performance of many digital circuits, including RF switching circuits.
- FIGS. 3A-3I Various characteristics and possible configurations of the exemplary ACC MOSFETs are described in detail below with reference to FIGS. 3A-3I . This section also describes how the exemplary ACS implementations of the present disclosure differ from the body contacts of the prior art.
- FIG. 4A The ACC MOSFET is shown schematically embodied as a four-terminal device in FIG. 4A .
- FIGS. 4B-4F show various exemplary simple circuit configurations that can be used in removing the accumulated charge from the ACC MOSFET when it operates in an accumulated charge regime. The operation of the simplified circuit configurations is described in more detail below with reference to FIGS. 4A-4F .
- the improvement in off-state capacitance C off of the ACC MOSFETs, as compared with the off-state capacitance of the prior art SOI MOSFETs, is described below with reference to FIG. 4G .
- FIGS. 3A and 3B are simplified schematic diagrams of a top view of an Accumulated Charge Control (ACC) SOI NMOSFET 300 adapted to control accumulated charge 120 ( FIG. 1 ) in accordance with the present disclosure.
- a gate contact 301 is coupled to a first end of a gate 302 .
- a gate oxide (not shown in FIG. 3A but shown in FIG. 1 ) and a body 312 (shown in FIG. 3B ) are positioned under the gate 302 .
- a source 304 and a drain 306 comprise N+ regions.
- the ACC NMOSFET 300 includes an accumulated charge sink (ACS) 308 comprising a P ⁇ region.
- ACS accumulated charge sink
- the ACS 308 is coupled to and is in electrical communication with the body 312 which also comprises a P ⁇ region.
- a region 310 provides electrical connection to the ACS 308 .
- the region 310 comprises a P+ region. As shown in FIG. 3A , the region 310 is coupled to and is in electrical communication with the ACS 308 .
- the region 310 may be used to facilitate electrical coupling to the ACS 308 because in some embodiments it may be difficult to make a direct contact to a lightly doped region.
- the ACS 308 and the region 310 may be coextensive.
- the region 310 comprises an N+ region.
- the region 310 functions as a diode connection to the ACS 308 , which prevents positive current flow into the ACS 308 (and also prevents positive current flow into the body 312 ) under particular bias conditions, as described below in more detail.
- FIG. 3B is an alternative top view of the ACC SOI NMOSFET 300 of FIG. 3A , illustrating the ACC NMOSFET 300 without its gate contact 301 , gate 302 , and gate oxide being visible. This view allows the body 312 to be visible.
- FIG. 3B shows the coupling of the ACS 308 to one end of the body 312 .
- the body 312 and the ACS 308 comprise a combined P ⁇ region that may be produced by a single ion-implantation step.
- the body 312 and ACS 308 comprise separate P ⁇ regions that are coupled together.
- the ACC NMOSFET 300 of FIGS. 3A and 3B can be implemented as an ACC PMOSFET simply by reversing the dopant materials used to implement the various FET component regions (i.e., replace p-type dopant material with n-type dopant material, and vice versa). More specifically, in an ACC PMOSFET, the source and drain comprise P+ regions, and the body comprises an N ⁇ region. In this embodiment, the ACS 308 also comprises an N ⁇ region. In some embodiments of the ACC PMOSFET, the region 310 may comprise an N+ region. In other embodiments of the ACC PMOSFETs, the region 310 comprises a P+ region, which functions as a diode connection to the ACS 308 and thereby prevents current flow into the ACS 308 under particular bias conditions.
- the ACS 308 used to implement ACC SOI MOSFETs includes novel features in structure, function, operation and design that distinguish it from the so-called “body contacts” (also sometimes referred to as “body ties”, usually when the “body contact” is directly connected to the source) that are well known in the prior art.
- Exemplary references relating to body contacts used in prior art SOI MOSFETs include the following: (1) F. Hameau and O. Rozeau, Radio-Frequency Circuits Integration Using CMOS SOI 0.25 ⁇ m Technology,” 2002 RF IC Design Workshop Europe, 19-22 Mar. 2002, Grenoble, France; (2) J. R. Cricci et al., “Silicon on Sapphire MOS Transistor,” U.S. Pat. No. 4,053,916, Oct. 11, 1977; (3) O. Rozeau et al., “SOI Technologies Overview for Low-Power Low-Voltage Radio-Frequency Applications,” Analog Integrated Circuits and Signal Processing, 25, pp.
- applications such as RF switch circuits, may use SOI MOSFETs operated with off-state bias voltages, for which accumulated charge may result.
- the SOI MOSFETs are defined herein as operating within the accumulated charge regime when the MOSFETs are biased in the off-state, and when carriers having opposite polarity to the channel carriers are present in the channel regions of the MOSFETs.
- the SOI MOSFETs may operate within the accumulated charge regime when the MOSFETs are partially depleted yet still biased to operate in the off-state.
- Significant benefits in improving nonlinear effects on source-drain capacitance can be realized by removing or otherwise controlling the accumulated charge according to the present teachings.
- the ACS 308 operates effectively to remove or otherwise control the accumulated charge from the SOI NMOSFET 300 using a high impedance connection to and throughout the body 312 .
- High impedance ACSs may be used because the accumulated charge 120 is primarily generated by phenomena (e.g., thermal generation) that take a relatively long period of time to produce significant accumulated charge. For example, a typical time period for producing non-negligible accumulated charge when the NMOSFET operates in the accumulated charge regime is approximately a few milliseconds or greater. Such relatively slow generation of accumulated charge corresponds to very low currents, typically less than 100 nA/mm of transistor width. Such low currents can be effectively conveyed even using very high impedance connections to the body.
- the ACS 308 is implemented with a connection having a resistance of greater than 10 6 ohms. Consequently, the ACS 308 is capable of effectively removing or otherwise controlling the accumulated charge 120 even when implemented with a relatively high impedance connection, relative to the low impedance prior art body contacts.
- the relative rates for electron-hole pair generation by impact ionization versus the pair generation processes causing accumulated charge can be estimated from the roll-off frequencies for the two phenomena.
- reference (3) cited above indicates roll-off frequencies for impact ionization effects in the range of 10 5 Hz.
- a roll-off frequency for the accumulated charge effects has been observed to be in the range of 10 3 Hz or less, as indicated by recovery times for odd harmonics.
- impact ionization primarily occurs when the SOI MOSFET operates in an on-state
- the effects of impact ionization can be amplified by on-state transistor operation.
- Low impedance body contacts to and throughout a body region is even more critical in these environments in order to control the effects of impact ionization under the on-state conditions.
- the ACS 308 of the present teachings removes or otherwise controls the accumulated charge only when the ACC SOI MOSFET operates in the accumulated charge regime.
- the FET is in the off-state in this regime, so there is no requirement to remove impact ionization as amplified by an on-state FET. Therefore, a high impedance ACS 308 is perfectly adequate for removing the accumulated charge under these operating conditions.
- the prior art requirements for low impedance body connections results in numerous problems of implementation that are overcome by the present teachings, as described below in more detail.
- the ACS 308 may be implemented with much lower source-to-drain parasitic capacitance as compared to the body contacts of the prior art.
- the above-described low impedance connection to the SOI MOSFET body required of the prior art body contacts necessitates proximity of the contacts to the entire body. This may require a plurality body contact “fingers” that contact the body at different locations along the body.
- the low impedance connection to the body also necessitates proximity of the prior art body contacts to the source and drain. Because of parasitic capacitances produced by such body contacts, the cited prior art references teach away from the use of such structures for many high frequency applications such as RF.
- the ACS 308 of the present disclosure may be positioned away from the source 304 , the body 312 , and the drain 306 , as shown in FIGS. 3A and 3B , thereby eliminating or greatly reducing parasitic capacitances caused by a more proximate positioning of the ACS 308 relative to the source drain and body.
- the ACS 308 may be implemented in SOI MOSFETs operated with a depleted channel.
- the cited prior art references teach away from the use of body contacts for this environment (see, e.g., reference (3), cited above).
- the prior art does not teach how to effectively implement very large body widths (i.e., much greater than approximately 10 ⁇ m).
- the ACS 308 of the present disclosed device may be implemented in SOI MOSFETs having relatively large body widths. This provides improvements in on-state conductance and transconductance, insertion loss and fabrication costs, particularly for RF switch devices. According to the prior art teachings cited above, larger body widths adversely affect the efficient operation of body contacts because their impedances are necessarily thereby increased.
- a plurality of fingers may be used to contact the body at different locations, the plurality of fingers adversely affects parasitic source-to-drain capacitances, as described above.
- the present disclosure provides novel MOSFET devices, circuits and methods that overcome the limitations according to the prior art teachings as cited above.
- FIG. 3C is a cross-sectional perspective schematic of an ACC SOI NMOSFET 300 ′ adapted to control accumulated charge in accordance with the disclosed method and apparatus.
- the ACC NMOSFET 300 ′ includes four terminals that provide electrical connection to the various FET component regions.
- the terminals provide means for connecting external integrated circuit (IC) elements (such as metal leads, not shown) to the various FET component regions.
- IC integrated circuit
- Three of the terminals shown in FIG. 3C are typically available in prior art FET devices.
- the ACC NMOSFET 300 ′ includes a gate terminal 302 ′ that provides electrical connection to the gate 302 .
- the ACC NMOSFET 300 ′ includes source and drain terminals 304 ′, 306 ′ that provide electrical connection to the source 304 and drain 306 , respectively.
- the terminals are coupled to their respective FET component regions (i.e., gate, drain and source) via so-called “ohmic” (i.e., low resistance) contact regions.
- “ohmic” i.e., low resistance
- the ACC NMOSFET 300 ′ is adapted to control accumulated charge when the NMOSFET operates in the accumulated charge regime.
- the ACC NMOSFET 300 ′ includes a fourth terminal that provides electrical connection to the body 312 , and thereby facilitates reduction (or other control) of the accumulated charge when the FET 300 ′ operates in the accumulated charge regime.
- the ACC NMOSFET includes a “body” terminal, or Accumulated Charge Sink (ACS) terminal 308 ′.
- the ACS terminal 308 ′ provides an electrical connection to the ACS 308 (not shown in FIG.
- FIG. 3C but shown in FIGS. 3A and 3B ) and to the body 312 .
- the ACS terminal 308 ′ is shown in FIG. 3C as being physically coupled to the body 312 , those skilled in the electronic design arts shall understand that this depiction is for illustrative purposes only.
- the direct coupling of the ACS terminal 308 ′ to the body 312 shown in FIG. 3C illustrates the electrical connectivity (i.e., not the physical coupling) of the terminal 308 ′ with the body 312 .
- the other terminals i.e., terminals 302 ′, 304 ′ and 306 ′
- FIG. 3C are also shown in FIG. 3C as being physically coupled to their respective FET component regions.
- the ACS terminal 308 ′ provides the electrical connection to the body 312 via coupling to the ACS 308 via the region 310 .
- the present disclosure also contemplates embodiments where the coupling of the ACS terminal 308 ′ is made directly to the body 312 (i.e., no intermediate regions exist between the ACS terminal and the body).
- the ACC NMOSFET 300 ′ when the ACC NMOSFET 300 ′ is biased to operate in the accumulated charge regime (i.e., when the ACC NMOSFET 300 ′ is in the off-state, and there is an accumulated charge 120 of P polarity (i.e., holes) present in the channel region of the body 312 ), the accumulated charge is removed or otherwise controlled via the ACS terminal 308 ′.
- the charge 312 can be removed or otherwise controlled by applying a bias voltage (V b (for “body”) or V ACS (ACS bias voltage)) to the ACS terminal 308 ′.
- the ACS bias voltage V ACS applied to the ACS terminal 308 ′ may be selected to be equal to or more negative than the lesser of the source bias voltage Vs and drain bias voltage Vd. More specifically, in some embodiments, the ACS terminal 308 ′ can be coupled to various accumulated charge sinking mechanisms that remove (or “sink”) the accumulated charge when the FET operates in the accumulated charge regime. Several exemplary accumulated charge sinking mechanisms and circuit configurations are described below with reference to FIGS. 4A-5D .
- the ACC SOI NMOSFET 300 ′ of FIG. 3C can be biased to operate in the accumulated charge regime by applying specific bias voltages to the various terminals 302 ′, 304 ′, and 306 ′.
- the source and drain bias voltages (Vs and Vd, respectively) are zero (i.e., the terminals 304 ′ and 306 ′ are connected to ground).
- the ACC NMOSFET 300 ′ operates in the off-state. If the ACC NMOSFET 300 ′ continues to be biased in the off-state, the accumulated charge (holes) will accumulate in the body 312 .
- the accumulated charge can be removed from the body 312 via the ACS terminal 308 ′.
- the ACS terminal 308 ′ is coupled to the gate terminal 302 ′ (thereby ensuring that the same bias voltages are applied to both the gate (Vg) and the body (shown in FIG. 3C as “Vb” or “V ACS ”).
- bias voltages can be applied to the four device terminals while still employing the techniques of the present disclosed method and apparatus.
- the ACC SOI NMOSFET 300 ′ is biased to operate in the accumulated charge regime, the accumulated charge can be removed or otherwise controlled by applying a bias voltage V ACS to the ACS terminal 308 ′, and thereby remove the accumulated charge from the body 312 .
- V th is negative by definition.
- both the Vs and Vd bias voltages comprise zero volts (i.e., both terminals tied to circuit ground node)
- a gate bias Vg applied to the gate terminal 302 ′ is sufficiently negative to V th (for example, Vg is more negative than approximately ⁇ 1 V relative to V th )
- holes may accumulate under the gate oxide 110 thereby becoming the accumulated charge 120 .
- the voltage V ACS applied to the ACS 308 may be selected to be equal to or more negative than the lesser of Vs and Vd.
- the source and drain bias voltages, Vs and Vd may comprise voltage other than zero volts.
- the gate bias voltage Vg must be sufficiently negative to both Vs and Vd (in order for Vg to be sufficiently negative to V th , for example) in order to bias the NMOSFET in the off-state.
- the ACS bias voltage V ACS applied to the ACS terminal 308 ′ may be selected to be equal to or more negative than the lesser of Vs and Vd.
- V ACS should, in the exemplary embodiments, be equal to or more negative than the lesser of Vs and Vd.
- Vs, Vd, Vg and V ACS bias voltages may be used when the ACC MOSFET comprises a PMOSFET device. Because the prior art body contacts are typically tied to the source, this implementation cannot be effected using the prior art body contact approach.
- FIG. 3D is a simplified schematic diagram of a top view of an ACC SOI NMOSFET 300 ′′ adapted to control accumulated charge 120 ( FIG. 1 ) in accordance with the present disclosure.
- FIG. 3D shows the ACC NMOSFET 300 ′′ without its gate contact 301 , gate 302 , and gate oxide being visible.
- the ACC NMOSFET 300 ′′ of FIG. 3D is very similar in design to the ACC NMOSFET 300 described above with reference to FIGS. 3A and 3B .
- the ACC NMOSFET 300 ′′ includes a source 304 and drain 306 comprising N+ regions.
- the ACC NMOSFET 300 ′′ also includes an accumulated charge sink (ACS) 308 comprising a P ⁇ region. As shown in FIG. 3D , the P ⁇ region that comprises the ACS 308 abuts (i.e., is directly adjacent) the body 312 , which also comprises a P ⁇ region. Similar to the ACC NMOSFET 300 , the ACC NMSOFET 300 ′′ includes a region 310 that provides electrical connection to the ACS 308 . As noted above, in some embodiments, the region 310 comprises a P+ region. In another embodiment, the region 310 may comprise an N+ region (which thereby prevents positive current flow into the body 312 as noted above). As shown in FIG.
- ACS accumulated charge sink
- the region 310 is formed in the ACC NMOSFET 300 ′′ directly adjacent the ACS 308 .
- the ACC SOI NMOSFET 300 ′′ functions to control accumulated charge similarly to the operation of the ACC NMOSFETs described above with reference to FIGS. 3A-3C .
- FIG. 3E is a simplified schematic diagram of a top view of an ACC SOI NMOSFET 300 ′ adapted to control accumulated charge in accordance with the present disclosure.
- the ACC NMOSFET 300 ′′′ is very similar in design and function to the ACC NMOSFETs described above with reference to FIGS. 3A-3D .
- FIG. 3E shows a dashed cross-sectional view line A-A′ taken along the approximate center of the NMOSFET 300 ′′′. This cross-sectional view is used herein to describe structural and performance characteristics of some exemplary prior art MOSFETS and some embodiments of the ACC NMOSFET that may occur as a result of the fabrication processes. Details of this cross-sectional view A-A′ are now described with reference to FIG. 3F .
- View line A-A′ slices through the following component regions of the ACC NMOSFET 300 ′′′: the P+ region 310 , the ACS 308 (shown in FIG. 3E , but not shown in FIG. 3F ), a P+ overlap region 310 ′, a gate oxide 110 , and a poly-silicon gate 302 .
- the region 310 is doped with p-type dopant material, proximate the P ⁇ body region, some additional P+ doping may be implanted (i.e., the p-type dopant material may overlap) into the P+ overlap region 310 ′ of the poly-silicon gate 302 .
- such overlapping is intentionally performed to ensure that all of the gate oxide 110 is completely covered by the P+ region (i.e., to ensure that no gap exists on the edge of the oxide 110 between the gate 302 and the P+ region 310 ). This, in turn, aids in providing a minimum impedance connection between the P+ region 310 and the body 312 .
- the present teachings encompass such embodiments described above, those skilled in the electronic device design and manufacturing arts shall recognize that such low-resistance connections are not required. Therefore, the disadvantages associated with the embodiment shown in FIGS. 3G and 3G-1 , as described below in more detail, can be overcome by using other embodiments described herein (for example, the embodiments 300 and 300 ′′′′ described below with reference to FIGS. 3F-1 and 3H , respectively), in which gaps are intentionally implemented between the P+ region 310 and the body 312 .
- the P+ overlap region 320 overlaps the oxide 110 by approximately 0.2-0.7 microns.
- the remaining area over the gate oxide 110 and over the P ⁇ body is doped with n-type dopant material (i.e., it comprises an N+ region).
- an increased threshold voltage is created in one region of the NMOSFET 300 ′′′. More specifically, due to the P+ doping (in the overlap region 310 ′) proximate the edge 340 of the gate 302 over the channel region of the body 312 , a higher magnitude threshold voltage is created in that portion of the MOSFET 300 ′′′. The effects of the increased threshold voltage are now described in more detail with reference to FIG. 3G .
- FIG. 3G-1 is a schematic plot of the inversion channel charge vs. applied gate voltage of an ACC NMOSFET illustrating one effect of the above described increased threshold voltage that can occur in prior art MOSFETs and in some embodiments of the present ACC NMOSFETS due to manufacturing processes.
- the increased magnitude threshold voltage shown in FIG. 3G also occurs in prior art designs because of the proximity of body ties to the FET body.
- the present disclosed method and apparatus can be used to reduce or eliminate the increased threshold voltage found in the prior art SOI MOSFET designs.
- FIG. 3G shows one embodiment of the ACC NMOSFET without its gate contact, gate, and gate oxide being visible.
- the MOSFET region of increased threshold voltage described above with reference to FIGS. 3E and 3F is shown in FIG. 3G as occurring in the region encompassed by the ellipse 307 .
- the region 307 of the ACC MOSFET shown in FIG. 3G effectively inverts after the rest of the ACC MOSFET channel region.
- the threshold voltage increase can be reduced by reducing the size of the region 307 . Eliminating the region 307 will eliminate the threshold voltage increase. Because the threshold voltage increase can increase harmonic and intermodulation distortion of the “on” MOSFET, eliminating this effect improves device performance.
- the detrimental effects associated with threshold voltage increase are mitigated or overcome by positioning the P+ region 310 a selected distance away from an edge of the poly-silicon gate 302 .
- This approach is shown both in the top view of the ACC MOSFET 300 of FIG. 3A , and in the cross-sectional view of the ACC MOSFET 300 shown in FIG. 3F-1 .
- the cross-sectional view of the ACC MOSFET 300 of FIG. 3A As shown in the cross-sectional view of the ACC MOSFET 300 of FIG.
- the P+ region 310 does not extend all the way to the edge 340 of the poly-silicon gate 302 . This is in stark contrast to the embodiment 300 ′′′ shown in FIG. 3F , where the P+ region 310 ′ extends all the way to the gate edge 340 .
- the P+ region 310 By positioning the P+ region 310 a distance away from the gate edge 340 as shown in the embodiment 300 of FIG. 3F-1 , no P+ region is positioned proximate the poly-silicon gate 302 (i.e., there is no P+ region present in the poly-silicon gate 302 ).
- This configuration of the P+ region 310 eliminates or greatly reduces the threshold voltage increase problems described above. As described above with reference to FIGS.
- the relatively high impedance of the ACS 308 P ⁇ region (shown in FIG. 3A ) between the P+ region 310 and the gate 302 does not adversely affect the performance of the ACC NMOSFET 300 .
- the accumulated charge can be effectively removed even using a relatively high impedance ACS connection.
- threshold voltage increase is removed by positioning the P+ region 310 (and the ACS 308 ) a distance away from the body 312 . Because the electrical connectivity between the ACS 308 and the body 312 has relatively high impedance when the small region of P+ 310 is positioned a distance away from the body 312 , this approach is never taught or suggested by the body contact prior art references (which require low impedance contacts as described above). This improved embodiment is described next with reference to FIG. 3H .
- FIG. 3H is a simplified top view schematic of another embodiment of an ACC SOI NMOSFET 300 ′′′′ adapted to control accumulated charge and configured in a “T-gate” configuration.
- FIG. 3H shows the ACC NMOSFET 300 ′′′′ without its gate contact 301 , gate 302 , and gate oxide being visible.
- the ACC NMOSFET 300 ′′′′ includes a small P+ region 310 conjoined to an ACS 308 .
- the P+ region 310 (and thus the ACS external electrical connection) is disposed a selected distance away from the body 312 .
- the total impedance of the electrical connection from the body 312 , through the ACS 308 , and to the P+ region 310 is increased by positioning the P+ region 310 a selected distance away from the body 312 .
- the present ACC NMOSFET 300 ′′′′ works perfectly well to remove accumulated charge even using relatively high impedance ACS connections.
- the ACC NMOSFET 300 ′′′′ does not require low impedance ACS electrical connections in order to remove accumulated charge from the body 312 .
- an ACS connection of relatively large impedance may be used in practicing the present teachings, with corresponding improvements in NMOSFET performance as described above (e.g., reductions in parasitic capacitance as compared with prior art low impedance body contacts).
- a low impedance ACS connection may be used to practice the disclosed method and apparatus for use in improving linearity characteristics of SOI MOSFETs.
- the embodiment of FIG. 3H improves device performance owing to the fact that the small P+ region 310 is positioned a distance away from the body 312 . Because the small P+ region 310 is positioned a distance away from the body 312 , the threshold voltage increase is reduced or entirely eliminated, together with the consequent adverse performance effects described above.
- FIG. 3I is a simplified top view schematic of another embodiment of an ACC SOI NMOSFET 300 ′′′′′ adapted to control accumulated charge and configured in an “H-gate” configuration.
- FIG. 3I shows the ACC NMOSFET 300 ′′′′′ without its gate contact 301 , gate 302 , and gate oxide being visible.
- the ACC NMOSFET 300 ′′′′′ is very similar in design and function to the ACC NMOSFETs described above with reference to FIGS. 3A-3D and 3H . As shown in FIG.
- the ACC NMOSFET 300 ′′′′′ includes two ACSs, 308 and 308 ′′, disposed at opposite ends of the H-gate ACC NMOSFET 300 ′′′′′.
- P+ regions 310 and 310 ′ are formed to abut their respective ACSs, 308 and 308 ′′, and provide electrical contact thereto.
- the accumulated charge is removed or otherwise controlled via the two ACSs 308 and 308 ′′.
- the ACSs 308 and 308 ′′ may also comprise much narrower (or wider) regions, and still function perfectly well to remove or otherwise control the accumulated charge. Also, in some embodiments, it is not necessary that the impedance of the ACS 308 matches the impedance of the ACS 308 ′′.
- the ACSs 308 and 308 ′′ may comprise different sizes and configurations (i.e., rectangular, square, or any other convenient shape), and may also be positioned at various distances away from the body 312 (i.e., not necessarily the same distance away from the body 312 ). As described above with reference to FIG. 3H , when the ACS 308 is positioned a selected distance away from the body 312 , the problems associated with threshold voltage increase are reduced or eliminated.
- the SOI NMOSFET 300 of FIGS. 3A and 3B may be implemented as a four terminal device, as illustrated schematically in FIG. 4A .
- a gate terminal 402 is electrically coupled to the gate contact 301 (e.g., FIG. 3A ) and is analogous to the gate terminal 302 ′ shown in FIG. 3C .
- the gate contact 301 is electrically coupled to the gate 302 (e.g., FIGS. 3A and 3C ).
- a source terminal 404 is electrically coupled to the source 304 (e.g., FIGS. 3A-3C ) and is analogous to the source terminal 304 ′ of FIG. 3C .
- a drain terminal 406 is electrically coupled to the drain 306 (e.g., FIGS. 3A-3C ) and is analogous to the drain terminal 306 ′ of FIG. 3C .
- the ACC NMOSFET 300 includes an ACS terminal 408 that is electrically coupled to the ACS 308 (e.g., see FIGS. 3A-3B , and FIGS. 3D, 3H-3I ) via the region 310 .
- the region 310 may be used in some embodiments to facilitate electrical coupling to the ACS 308 because, in some embodiments, it may be difficult to make a direct contact to a lightly doped region (i.e., the ACS 308 ).
- the ACS terminal 408 is analogous to the ACS terminal 308 ′ shown in FIG. 3C .
- the ACC SOI NMOSFET 300 of FIG. 4A may be operated using various techniques and implemented in various circuits in order to control accumulated charge present in the FET when it is operating in an accumulated charge regime.
- the gate and ACS terminals, 402 and 408 are electrically coupled together.
- the source and drain bias voltages applied to the terminals 404 and 406 may be zero.
- the ACC NMOSFET 300 operates in the accumulated charge regime. As described above with reference to FIG. 3C , for example, when the MOSFET operates in this regime, accumulated charge (holes) may accumulate in the body of the NMOSFET 300 .
- the accumulated charge can be removed via the ACS terminal 408 by connecting the ACS terminal 408 to the gate terminal 402 as shown.
- This configuration ensures that when the FET 300 is in the off-state, it is held in the correct bias region to effectively remove or otherwise control the accumulated charge.
- connecting the ACS terminal 408 to the gate ensures that the same bias voltages are applied to both the gate (Vg) and the body (shown in FIG. 3C as “Vb” or “V ACS ”).
- the bias voltage V ACS is the same as the gate voltage Vg in this embodiment, the accumulated charge is no longer trapped below the gate oxide (by attraction to the gate bias Vg) because it is conveyed to the gate terminal 402 via the ACS terminal 408 . The accumulated charge is thereby removed from the body via the ACS terminal 408 .
- Vs and Vd may comprise nonzero bias voltages.
- Vg must be sufficiently negative to both Vs and Vd in order for Vg to be sufficiently negative to V th to turn the NMOSFET 300 off (i.e., operate the NMOSFET 300 in the off-state).
- the NMOSFET 300 may enter the accumulated charge regime and thereby have accumulated charge present in the body.
- the voltage V ACS may also be selected to be equal to Vg by connecting the ACS terminal 408 to the gate terminal 402 , thereby conveying the accumulated charge from the body of the ACC NMOSFET, as described above.
- the ACC NMOSFET 300 comprises a depletion mode device.
- the threshold voltage, V th is, by definition, less than zero.
- Vs and Vd both at zero volts, when a gate bias Vg sufficiently negative to V th is applied to the gate terminal 402 (for example, Vg more negative than approximately ⁇ 1 V relative to V th ), holes may accumulate under the gate oxide and thereby comprise an accumulated charge.
- the voltage V ACS may also be selected to be equal to Vg by connecting the ACS terminal 408 to the gate terminal 402 , thereby conveying the accumulated charge from the ACC NMOSFET as described above.
- diodes formed at the edge of the device may become forward biased thereby allowing current to flow into the source and drain regions.
- this may introduce nonlinearity into the NMSOFET.
- the nonlinearity results because the current that flows as a result of the forward biased interface diodes comprises nonlinear current.
- Vgs and Vgd are reduced in that region of the device, the on resistance Ron at the edge of the device is increased.
- FIG. 4C Another exemplary simplified circuit using the improved ACC SOI NMSOFET 300 is shown in FIG. 4C .
- the ACS terminal 408 may be electrically coupled to a diode 410 , and the diode 410 may, in turn, be coupled to the gate terminal 402 .
- the ACS terminal voltage V ACS comprises the gate voltage plus a voltage drop across the diode 410 .
- the voltage drop across the diode 410 typically also is very low (e.g., ⁇ 100 mV, for example, for a typical threshold diode).
- the voltage drop across the diode 410 can be reduced to approximately zero by using other diodes, such as a 0Vf diode, for example. In one embodiment, reducing the voltage drop across the diode is achieved by increasing the diode 410 width.
- the diode 410 When the SOI NMOSFET 300 is biased in an on condition, the diode 410 is reverse-biased, thereby preventing the flow of positive current into the source and drain regions.
- the reverse-biased configuration reduces power consumption and improves linearity of the device.
- the circuit shown in FIG. 4C therefore works well to remove accumulated charge from the ACC MOSFET body when the FET is in the off-state and is operated in the accumulated charge regime. It also permits almost any positive voltage to be applied to the gate voltage Vg. This, in turn, allows the ACC MOSFET to effectively remove accumulated charge when the device operates in the off-state, yet assume the characteristics of a floating body device when the device operates in the on-state.
- exemplary operation of the simplified circuit shown in FIG. 4C is the same as the operation of the circuit described above with reference to FIG. 4B .
- the ACS terminal 408 may be coupled to a control circuit 412 as illustrated in the simplified circuit of FIG. 4D .
- the control circuit 412 may provide a selectable ACS bias voltage V ACS that selectively controls the accumulated charge (i.e., the accumulated charge 120 described above with reference to FIG. 1 ).
- V ACS selectable ACS bias voltage
- the ACS bias voltage V ACS is produced by a separate source that is independent of the ACC MOSFET device 300 . In the case of a switch (as described below in more detail with reference to FIG.
- the ACS bias voltage V ACS should be driven from a source having a high output impedance.
- a high output impedance source can be obtained using a large series resistor in order to ensure that the RF voltage is divided across the MOSFET and that the ACS bias voltage V ACS has Vds/2 “riding” on it, similarly to the gate voltage. This approach is described in more detail below with reference to FIG. 4D-1 .
- the control circuit 412 may prevent positive current flow into the ACS terminal 408 by selectively maintaining an ACS bias voltage V ACS that is consistently negative with respect to both the source and drain bias voltages.
- the control circuit 412 may be used to apply an ACS bias voltage that is equal to or more negative than the lesser of Vs and Vd. By application of such an ACS bias voltage, the accumulated charge is thereby removed or otherwise controlled.
- the source and drain bias voltages applied to the terminals 404 and 406 may be zero. If the gate bias voltage (Vg) applied to the gate terminal 402 is sufficiently negative with respect to the source and drain bias voltages applied to the terminals 404 and 406 , and with respect to V th , (for example, if V th is approximately zero, and if Vg is more negative than approximately ⁇ 1 V) the ACC NMOSFET 300 operates in the accumulated charge regime, and the accumulated charge (holes) may accumulate in the body of the ACC NMOSFET 300 .
- Vg gate bias voltage
- the accumulated charge can be removed via the ACS terminal 408 by connecting the ACS terminal 408 to the control circuit 412 as shown.
- the ACS bias voltage V ACS that is applied to the ACS terminal 408 should be equal to or more negative than the gate voltage the lesser of Vs and Vd. Because the accumulated charge 120 is conveyed to the bias voltage V ACS applied to the ACS terminal 408 by the control circuit 412 , the accumulated charge does not remain trapped under the gate oxide due to attraction to the gate bias voltage Vg.
- Vs and Vd may comprise bias voltages that are other than zero.
- Vg must be sufficiently negative to both Vs and Vd in order for Vg to be sufficiently negative to V th , in order to bias the NMOSFET 300 in the off-state. This allows the accumulation of accumulated charge under the gate oxide.
- the ACS bias voltage V ACS may be selected to be equal to or more negative than the lesser of Vs and Vd by connecting the ACS terminal 408 to the control circuit 412 to provide selected ACS bias voltages, thereby conveying the accumulated charge from the ACC NMOSFET 300 .
- V th is, by definition, less than zero.
- Vs and Vd both at zero volts, when a gate bias Vg sufficiently negative to V th is applied (for example, Vg more negative than approximately ⁇ 1 V relative to V th ), holes may accumulate under the gate oxide.
- the ACS bias voltage V ACS that is applied to the ACS terminal 408 may also be selected to be equal to or more negative than the lesser of Vs and Vd by connecting the ACS terminal 408 to the control circuit 412 and thereby provide the desired ACS bias voltages V ACS that are necessary to remove the accumulated charge from the ACC NMOSFET 300 .
- the ACS terminal 408 can be driven by a separate bias source circuit, as shown, for example, in the embodiment of FIG. 4D-1 .
- the separate V ACS source has a high output impedance element 403 which ensures that the RF voltage is divided across the ACC NMOSFET 300 , and which further ensures that the voltage applied to the ACS terminal 408 has Vds/2 applied thereon, similar to the voltage Vgs that is applied to the gate terminal 402 .
- an inverter 405 is configured in series with the high output impedance element 403 and supplied by GND and ⁇ V DD .
- ⁇ V DD is readily derived from a convenient positive voltage supply. It could, however, comprise an even more negative voltage for improved linearity (i.e., it can be independent of the gate voltage).
- the circuit shown in FIG. 4C can be modified to include a clamping circuit configured in series with an ACS terminal 408 .
- a clamping circuit configured in series with an ACS terminal 408 .
- FIG. 4E Such an exemplary embodiment is shown in FIG. 4E .
- current that flows out of the ACC NMOSFET 300 , conveying the accumulated charge from the body of the ACC NMOSFET 300 , via the ACS terminal 408 is sufficiently high such that it causes problems in the biasing circuitry (i.e., under some conditions the ACS current is so high that the biasing circuitry cannot adequately sink the current flowing out of the body of the ACC NMOSFET 300 ).
- one exemplary embodiment solves this problem by interrupting the flow of ACS current out of the body of the ACC NMOSFET 300 , and thereby returning the ACC NMOSFET 300 to a floating body condition.
- a depletion-mode FET 421 is configured in series between the ACS terminal 408 and a diode 410 .
- the depletion-mode FET 421 includes a gate terminal that is electrically connected to the FET's source terminal.
- the depletion-mode FET 421 functions to clip or limit the current that flows from the ACS terminal 408 when the ACC MOSFET operates in the accumulated charge regime. More specifically, the depletion-mode FET 421 enters saturation upon reaching a predefined threshold. The current leaving the body of the ACC MOSFET is thereby limited by the saturation current of the FET 421 .
- the predefined saturation threshold may optionally be adjusted to change the point at which clamping occurs, such as by selecting a higher threshold voltage, which results in a lower maximum current and earlier clamping.
- the gate terminal 402 and the ACS terminal 408 follow Vds at half the value (Vds/2) of Vds.
- Vds voltage
- Vgs may approach the threshold voltage Vth, resulting in increased Ids leakage current.
- Ids leakage current exits the ACS terminal 408 and can overwhelm associated circuitry (e.g., a negative voltage generator).
- the circuit shown in FIG. 4E solves or otherwise mitigates these problems. More specifically, by coupling the FET 421 in series between the ACS terminal 408 and the diode 410 , the current that exits the ACS terminal 408 is limited to the saturation current of the FET 421 .
- the simplified circuit shown in FIG. 4C can be modified to include an AC shorting capacitor placed in parallel with the diode 410 .
- the simplified circuit of FIG. 4F can be used to compensate for certain undesirable nonlinearities present in a full circuit application.
- nonlinearity characteristics existing in the diode 410 of FIG. 4C may introduce undesirable nonlinearities in a full circuit implementation.
- the diode is in place to provide DC bias conditions and is not intended to have any AC signals across it, it may be desirable in some embodiments to take steps to mitigate the effects of any AC signal present across the diode 410 .
- the circuit of FIG. 4C has been modified to include an AC shorting capacitor 423 wherein the AC shorting capacitor 423 is configured in parallel across the diode 410 .
- the AC shorting capacitor 423 is placed in parallel with the diode 410 to ensure that nonlinearities of the diode 410 are not excited by an AC signal.
- the AC shorting capacitor 423 does not impact the higher level full circuit, as the gate terminal 402 and the ACS terminal 408 typically have the same AC signal applied (i.e., AC equipotential).
- body nodes of a multi-finger FET implementation may be connected to one another (using, for example, metal or silicon), overlapping the source fingers.
- gate nodes may be are connected to one another (using, for example, metal or silicon) overlapping the drain fingers.
- additional capacitance may result between the source and body (S ⁇ B), and further additional capacitance may result between the drain and gate (D ⁇ G). These additional capacitances may degrade the symmetry of the intrinsic device.
- FIG. 4G is a plot 460 of the off-state capacitance (C off ) versus an applied drain-to-source voltage of an SOI MOSFET when an AC signal is applied to the MOSFET.
- a gate voltage equals ⁇ 2.5 Volts+Vd/2, and Vs equals 0.
- a first plot 462 shows the off-state capacitance C off of a typical prior art NMOSFET operating within the accumulated charge regime and thereby having an accumulated charge as described above with reference to FIG. 1 .
- a second plot 464 illustrates the off-state capacitance C off of an improved ACC SOI MOSFET made in accordance with the present teachings, wherein the accumulated charge is conveyed from the ACC MOSFET, thereby reducing, controlling and/or eliminating the accumulated charge from the ACC MOSFET body.
- the off-state capacitance C off shown in plot 464 of the ACC SOI MOSFET is not voltage-dependent (i.e., it is linear).
- the impedance 212 of the NMOSFET body 312 ( FIG. 3C , and shown as the MOSFET body 114 in the electrical model of FIG. 2A ) is increased to a very large value.
- This increase in the impedance 212 of the MOSFET body reduces the contribution to C off caused by the impedance of the junctions 218 and 220 ( FIG. 2A ), thereby reducing the overall magnitude of C off and the nonlinear effects associated with the impedances of the junctions 218 and 220 .
- Plot 464 illustrates how the present teachings advantageously reduce both the nonlinearity and overall magnitude of the off-state capacitance C off of the MOSFET.
- the reduced nonlinearity and magnitude of the off-state capacitance C off improves the performance of circuits using MOSFETs operating in an accumulated charge regime, such as RF switching circuits.
- Exemplary RF switching circuits implemented with the ACC MOSFETs described above with reference to FIGS. 4A-4F are now described with reference to FIGS. 5A-5D .
- FIG. 5A shows a schematic diagram of a single pole, single throw (SPST) RF switch circuit 500 .
- the RF switch circuit 500 is one example of a general class of well-known RF switch circuits. Similar RF switch circuits are described in the following co-pending and commonly assigned U.S. applications and patent: Provisional Application No. 60/651,736, filed Feb. 9, 2005, entitled “UNPOWERED SWITCH AND BLEEDER CIRCUIT;” application Ser. No. 10/922,135, filed Aug. 18, 2004, pending, which is a continuation application of application Ser. No. 10/267,531, filed Oct. 8, 2002, which issued Oct. 12, 2004 as U.S. Pat. No.
- an SOI NMOSFET 506 is adapted to receive an RF input signal “RFin” at an input terminal 502 .
- the SOI MOSFET 506 is electrically coupled to selectively couple the RFin input signal to an output terminal 504 (i.e., thereby convey an RF output signal Rfout at the output terminal 504 ).
- the SOI NMOSFET 506 is controlled by a first control signal C 1 that is conveyed by a control line 512 through a gate resistor 510 (optionally included for suppression of parasitic RF coupling).
- the control line 512 is electrically coupled to a control circuit 520 , which generates the first control signal C 1 .
- an SOI NMOSFET 508 is adapted to receive the RF input signal RFin at its drain terminal, and to selectively shunt the input signal RFin to ground via an optional load resistor 518 .
- the SOI NMOSFET 508 is controlled by a second control signal C 1 x which is conveyed by a control line 516 through a gate resistor 514 (optionally included for suppression of parasitic RF coupling and for purposes of voltage division).
- the control line 516 is electrically coupled to the control circuit 520 , which generates the second control signal C 1 x.
- the first and second control signals, C 1 and C 1 x, respectively, are generated so that the SOI NMOSFET 506 operates in an on-state when the SOI NMOSFET 508 operates in an off-state, and vice versa.
- These control signals provide the gate bias voltages Vg to the gate terminals of the NMOSFETs 506 and 508 .
- the respective Vg must comprise a sufficiently large negative voltage so that the respective NMOSFET does not enter, or approach, an on-state due to the time varying applied voltages of the RF input signal RFin.
- the maximum power of the RF input signal RFin is thereby limited by the maximum magnitude of the gate bias voltage Vg (or, more generally, the gate-to-source operating voltage, Vgs) that the SOI NMOSFETs 506 and 508 can reliably sustain.
- Exemplary bias voltages for the SOI NMOSFETs 506 and 508 may include the following: with V th approximately zero volts, Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of ⁇ 2.5 V.
- the SOI NMOSFETs may eventually operate in an accumulated charge regime when placed into their off-states.
- the output signal RFout may become distorted by the nonlinear behavior of the off capacitance C off of the NMOSFET 508 caused by the accumulated charge.
- the improved ACC MOSFETs made in accordance with the present teachings can be used to improve circuit performance, especially as it is adversely affected by the accumulated charge.
- FIG. 5B is a schematic of an improved RF circuit 501 adapted for higher performance using the present accumulated charge reduction and control techniques.
- the switch circuit 501 differs from the prior art circuit 500 ( FIG. 5A ) in that the NMOSFET 508 is replaced by an ACC NMOSFET 528 made in accordance with the present teachings.
- the ACC NMOSFET 528 is analogous to the ACC NMOSFET described above with reference to FIGS. 4A and 4B .
- the gate, source, drain and ACC terminals of the ACC NMOSFET 528 are analogous to the respective terminals of the ACC NMOSFET 300 .
- the operation of the RF switch circuit 501 is very similar to the operation of the RF switch circuit 500 described above with reference to FIG. 5A .
- Exemplary bias voltages for the NMOSFET 526 and the ACC NMOSFET 528 may include: with V th approximately zero, Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of ⁇ 2.5 V.
- the SOI NMOSFETs may operate in an accumulated charge regime when placed into the off-state.
- the output signal RFout at the output terminal 505 will not be distorted by nonlinear behavior of the off-state capacitance C off of the improved ACC NMOSFET 528 due to the accumulated charge.
- the accumulated charge is removed via the ACS terminal 508 ′. More specifically, because the gate terminal 502 ′ of the ACC NMOSFET 528 is connected to the ACS terminal 508 ′, the accumulated charge is removed or otherwise controlled as described above in reference to the simplified circuit of FIG. 4B .
- the control of the accumulated charge improves performance of the switch 501 by improving the linearity of the off transistor, 528 , and thereby reducing the harmonic and intermodulation distortion of the RF output signal Rfout generated at the output terminal 505 .
- FIG. 5C is a schematic of another embodiment of an improved RF switch circuit 502 adapted for higher performance using the accumulated charge control techniques of the present disclosure.
- the switch circuit 502 differs from the prior art circuit 500 ( FIG. 5A ) in that the NMOSFET 508 is replaced by an ACC NMOSFET 528 made in accordance with the present teachings.
- the ACC NMOSFET 528 is analogous to the ACC NMOSFET 300 described above with reference to FIGS. 4A and 4C .
- the gate, source, drain and ACC terminals of the ACC NMOSFET 528 are analogous to the respective terminals of the ACC NMOSFETs 300 described above with reference to FIGS. 4A and 4C .
- the operation of the switch circuit 502 is very similar to the operations of the switch circuits 500 and 501 described above with reference to FIGS. 5A and 5B , respectively.
- Exemplary bias voltages for the NMOSFET 526 and the ACC NMOSFET 528 may include the following: with V th approximately zero volts, Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of ⁇ 2.5 V.
- Vg approximately zero volts
- Vg for the on-state
- Vg for the off-state
- ⁇ 2.5 V the SOI NMOSFETs 526 , 528 may operate in an accumulated charge regime when placed into an off-state.
- the output signal RFout will not be distorted by nonlinear behavior of the off-state capacitance C off of the ACC NMOSFET 528 due to the accumulated charge.
- the gate terminal 502 ′ of the ACC NMOSFET 528 is connected to the ACS terminal 508 ′ via a diode 509 , the accumulated charge is entirely removed, reduced or otherwise controlled, as described above with reference to FIG. 4C . Similar to the improved switch 501 described above with reference to FIG. 5B , control of the accumulated charge improves performance of the switch 502 by improving the linearity of the off transistor, 528 , and thereby reducing the harmonic and intermodulation distortion of the RF output signal Rfout output of the RF output terminal 505 . Connection of the diode 509 as shown may be desired in some embodiments for suppression of positive current flow into the ACC NMOSFET 528 when it is biased into an on-state, as described above with reference to FIG. 4C .
- FIG. 5D is a schematic of another embodiment of an improved RF switch circuit 503 adapted for higher performance using the present accumulated charge control techniques.
- the switch circuit 503 differs from the prior art circuit 500 ( FIG. 5A ) in that the NMOSFET 508 of FIG. 5A is replaced by an ACC NMOSFET 528 made in accordance with the present teachings.
- the ACC NMOSFET 528 is analogous to the ACC NMOSFET described above with reference to FIGS. 4A and 4D .
- the operation of the switch circuit 503 is very similar to the operations of the switch circuits 500 , 501 and 502 described above with reference to FIGS. 5A-5C , respectively.
- Exemplary bias voltages for the NMOSFET 526 and the ACC NMOSFET 528 may include the following: with V th approximately zero volts, Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of ⁇ 2.5 V.
- Vg approximately zero volts
- Vg for the on-state
- Vg for the off-state
- ⁇ 2.5 V the SOI NMOSFETs 526 , 528 may operate in an accumulated charge regime when placed into the off-state.
- the output signal RFout produced at the output terminal 505 will not be distorted by the nonlinear behavior of the off-state capacitance C off of the ACC NMOSFET 528 due to the accumulated charge.
- the accumulated charge is removed via the ACS terminal 508 ′. More specifically, because the ACS terminal 508 ′ of the ACC NMOSFET 528 is electrically coupled to the control circuit 520 via the control line 517 (i.e., controlled by the control signal “C 2 ” as shown), the accumulated charge can be eliminated, reduced or otherwise controlled by applying selected bias voltages to the ACS terminal 508 ′ as described above with reference to FIG. 4D .
- bias voltage signals can be applied to the ACS terminal for the purpose of reducing or otherwise controlling the accumulated charge.
- the specific bias voltages may be adapted for use in a particular application.
- the control of the accumulated charge improves performance of the switch 503 by improving the linearity of the off-state transistor, 528 , and thereby reducing the harmonic and intermodulation distortion of the RF output signal Rfout generated at the output terminal 505 .
- the switching SOI MOSFETs 526 are shown and described as implemented using SOI MOSFETs of the prior art (i.e., they do not comprise ACC MOSFETs and therefore do not have an ACS terminal).
- the prior art switching SOI MOSFETs 526 may be replaced, as required, by ACC SOI MOSFETs made in accordance with the present disclosure.
- the RF switch comprises a single-pole double-throw RF switch.
- the switching SOI MOSFETs may comprise ACC SOI MOSFETs.
- Such an implementation prevents nonlinear behavior of the off-state switching SOI MOSFETs (which is turned off when it is not selected as an input “pole”) from detrimentally affecting the output of the RF signal as switched through the selected “pole”. This implementation is described in more detail below with reference to the RF switch circuit shown in FIG. 9 . Many other examples will be apparent to those skilled in the arts of electronic circuits.
- the switch circuits are implemented using a single SOI NMOSFET (e.g., the single SOI NMOSFET 506 of FIG. 5A , and the single SOI NMOSFET 526 of FIGS. 5B-5D ) that selectively couples or blocks (i.e., electrically opens the circuit connection) the RF input signal to the RF output.
- a single SOI NMOSFET e.g., the single SOI NMOSFET 508 of FIG. 5A , and ACC SOI NMOSFET 528 of FIGS.
- FIG. 6 An RF switch circuit 600 is analogous to the RF switch circuit 503 of FIG. 5D , wherein the single SOI NMOSFET 526 is replaced by a stack of SOI NMOSFETs 602 , 604 and 606 . Similarly, the single ACC SOI NMOSFET 528 is replaced by a stack of ACC SOI NMOSFETs 620 , 622 and 624 .
- the control signal C 2 is provided to the ACS terminals of the ACC SOI NMOSFETs 620 , 622 and 624 via optional resistors 626 , 628 , and 630 , respectively.
- the resistors 626 , 628 , and 630 may optionally be included in order to suppress parasitic RF signals between the stacked ACC SOI NMOSFETs 620 , 622 , and 624 , respectively.
- the RF switch circuit 600 operates analogously to the operation of the RF switch circuit 503 described above with reference to FIG. 5D .
- Three stacked ACC SOI NMOSFETs are shown in each ACC NMOSFET stack in the exemplary stacked RF switch circuit 600 of FIG. 6 .
- a plurality of three ACC NMOSFETs is shown for illustrative purposes only, however, those skilled in the integrated circuit design arts will understand that an arbitrary plurality may be employed according to particular circuit requirements such as power handling performance, switching speed, etc.
- a smaller or larger plurality of stacked ACC NMOSFETs may be included in a stack to achieve a desired operating performance.
- FIG. 7 illustrates an exemplary method 700 of improving the linearity of an SOI MOSFET having an accumulated charge sink (ACS) in accordance with the present disclosure.
- the method 700 begins at a STEP 702 , whereat an ACC SOI MOSFET having an ACS terminal is configured to operate in a circuit.
- the ACS terminal may be operatively coupled to the gate of the SOI MOSFET (as described above with reference to FIGS. 4B, 4C, 5B and 5C ), or to a control circuit (as described above with reference to FIGS. 4D and 5D ).
- the ACS terminal may be operatively coupled to any convenient accumulated charge sinking mechanism, circuit, or device as is convenient to the circuit or system designer.
- the method then proceeds to a step 704 .
- the ACC SOI MOSFET is controlled, at least part of the time, so that it operates in an accumulated charge regime.
- the ACC MOSFET is operated in the accumulated charge regime by applying bias voltages that place the FET in an off-state condition.
- the ACC SOI MOSFET comprises an ACC SOI NMOSFET that is configured as part of a shunting circuit of an RF switch.
- the SOI NMOSFET may be operated in an accumulated charge regime after the shunting circuit is placed into an off-state by applying a negative bias voltage to the gate terminal of the ACC NMOSFET.
- the method then proceeds to a STEP 706 , whereat the accumulated charge that has accumulated in the channel region of the ACC MOSFET is removed or otherwise controlled via the ACS terminal.
- the accumulated charge is conveyed to another circuit terminal and is thereby reduced or otherwise controlled.
- One such exemplary circuit terminal that can be used to convey the accumulated charge from the MOSFET body comprises a gate terminal of the ACC MOSFET (see, e.g., the description above with reference to FIGS. 4B, 4C, 5B and 5C ).
- Another exemplary circuit terminal that can be used to remove or otherwise control the accumulated charge comprises the terminal of a control circuit (see, e.g., FIGS. 4D and 5D ).
- removing or otherwise controlling the accumulated charge in the ACC MOSFET body improves the linearity of the off-state ACC MOSFET, which reduces the harmonic distortion and IMD of signals affected by the ACC MOSFET, and which, in turn, improves circuit and system performance.
- improvements in both linearity and magnitude
- the off capacitance of shunting ACC MOSFET devices improves the performance of the RF switch circuits.
- the harmonic and intermodulation distortions of the RF switch are reduced using the ACC method and apparatus of the present teachings.
- FIGS. 8 and 9 show schematics of additional exemplary embodiments of RF switching circuits made in accordance with the disclosed method and apparatus for use in improving Linearity of MOSFETs having an ACS.
- R ds drain-to-source resistors
- FIG. 8 shows one exemplary embodiment of an RF switch circuit 800 made in accordance with the present disclosure.
- some embodiments of RF switches made in accordance with the present disclosure may include drain-to-source (R ds ) resistors electrically connected to the respective sources and drains of the ACC MOSFETs.
- the exemplary switch 800 of FIG. 8 includes drain-to-source R ds resistors 802 , 804 , and 806 electrically connected to the respective sources and drains of the shunting ACC SOI NMOSFETs 620 , 622 , and 624 , respectively.
- Drain-to-source R ds resistors is now described.
- removal of the accumulated charge via the ACS terminal causes current to flow from the body of the ACC SOI MOSFET.
- a hole current flows from the body of an ACC SOI MOSFET via the ACS
- an equal electron current flows to the FET source and/or drain.
- the sources and/or drains of the ACC SOI NMOSFETs are connected to other SOI NMOSFETs.
- off-state SOI NMOSFETs have a very high impedance (e.g., in the range of 1 Gohm for a 1 mm wide SOI NMOSFET), even a very small drain-to-source current (e.g., in the range of 1 nA) can result in an unacceptably large drain-to-source voltage Vds across the ACC SOI NMOSFET in satisfaction of Kirchhoff's well known current and voltage laws.
- Vds undesirably impacts reliability and linearity of the ACC SOI NMOSFET.
- the drain-to-source resistors R ds provide a path between the ACC FET drain and source whereby currents associated with controlling the accumulated charge may be conducted away from the sources and drains of ACC SOI NMOSFETs when implemented in series with high impedance elements such as other ACC SOI NMOSFETs.
- Exemplary operating voltages for the NMOSFETs 602 - 606 of FIG. 8 , and the ACC NMOSFETs 620 - 624 may include the following: V th approximately zero volts, Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of ⁇ 2.5 V.
- the ACC SOI NMOSFET 622 of FIG. 8 may have a width of 1 mm, and an electron-hole pair generation rate for accumulated charge producing a current of 10 pA/ ⁇ m for operation in the accumulated charge regime.
- Even currents smaller than the exemplary currents may produce adverse affects on the operation of the RF switching circuit 800 by reducing Vgs and/or Vgd of the ACC SOI MOSFETs 620 - 624 in the off-state, thereby reducing the power handling capability and reliability of the circuit by increasing leakage (e.g., when either Vgs or Vgd approaches V th ), by increasing hot-carrier damage caused by excess leakage, etc. Linearity of the MOSFETs is also degraded by reducing Vgs and/or Vgd when either value approaches V th .
- Exemplary values for the R ds resistors 802 to 806 may be selected in some embodiments by selecting a value approximately equal to the resistance of the gate resistors 632 - 636 divided by the number of ACC SOI NMOSFETs in the stack (in the exemplary embodiment, there are three ACC FETs in the stack). More generally, the value of the R ds resistors may be equal to the gate resistor value divided by the number of ACC SOI NMOSFETs in the stack. In one example, a stack of eight ACC SOI NMOSFETs may have gate resistors of 80 kohm and R ds resistors of 10 kohm.
- the R ds resistors may be selected so that they do not adversely affect switch performance characteristics, such as, for example, the insertion loss of the switch 800 due to the off-state ACC SOI NMOSFETs. For example, for a net shunt resistance greater than 10 kohm, the insertion loss is increased by less than 0.02 dB.
- the R ds resistors may be implemented in circuits comprising a single ACC SOI MOSFET (as contrasted with the stacked shunting configuration exemplified in FIG. 8 by the shunting ACC FETs 620 , 622 and 624 ).
- circuits may be desirable if there are other high-impedance elements configured in series with an ACC SOI MOSFET that may cause a significant bias voltage to be applied to the source or drain as a result of the current flow created when removing or otherwise controlling accumulated charge.
- FIG. 9 One exemplary embodiment of such a circuit is shown in FIG. 9 .
- FIG. 9 shows an exemplary single-pole double-throw (SPDT) RF switch circuit 900 made in accordance with the present teachings.
- a DC blocking capacitor 904 is connected to a first RF input node 905 that receives a first RF input signal RF 1 .
- a DC blocking capacitor 906 is connected to a second RF input node 907 that receives a second RF input signal RF 2 .
- a DC blocking capacitor 902 is electrically connected to an RF common output node 903 that provides an RF common output signal (RFC) selectively conveyed to the node RFC 903 by the switch circuit 900 from either the first RF input node 905 or the second RF input node 907 (i.e., RFC either outputs RF 1 or RF 2 , depending upon the operation of the switch as controlled by the control signals C 1 and C 1 x described below in more detail).
- RFC RF common output signal
- a first control signal C 1 is provided to control the operating states of the ACC SOI NMOSFETs 526 and 528 ′ (i.e., C 1 selectively operates the FETs in the on-state or the off-state).
- a second control signal C 1 x is provided to control the operating states of the ACC SOI NMOSFETs 528 and 526 ′.
- the control signals C 1 and C 1 x are generated so that the ACC SOI NMOSFETs 526 and 528 ′ are in an on-state when the ACC SOI NMOSFETs 528 and 526 ′ are in an off-state, and vice versa.
- This configuration allows the RF switch circuit 900 to selectively convey either the signal RF 1 or RF 2 to the RF common output node 903 .
- a first ACS control signal C 2 is configured to control the operation of the ACS terminals of the SOI NMOSFETs 526 and 528 ′.
- a second ACS control signal C 2 x is configured to control the ACS terminals of the ACC SOI NMOSFETs 528 and 526 ′.
- the first and second ACS control signals, C 2 and C 2 x, respectively, are selected so that the ACSs of the associated and respective NMOSFETs are appropriately biased in order to eliminate, reduce, or otherwise control their accumulated charge when the ACC SOI NMOSFETs operate in an accumulated charge regime.
- an R ds resistor 908 is electrically connected between the source and drain of the switching ACC NMOSFET 526 .
- an R ds resistor 910 is electrically connected between the source and drain of the switching ACC NMOSFET 526 ′.
- the circuit 900 is operated so that either the shunting ACC NMOSFET 528 or the shunting ACC NMOSFET 528 ′ operate in an on-state at any time (i.e., at least one of the input signals RF 1 at the node 905 or RF 2 at the node 907 is always conveyed to the RFC node 903 ), thereby providing a low-impedance path to ground for the node 905 or 907 , respectively.
- either the R ds resistor 908 or the R ds resistor 910 provides a low-impedance path to ground from the RF common node 903 , thereby preventing voltage bias problems caused as a result of ACC current flow into the nodes 903 , 905 and 907 that might otherwise be caused when using the DC blocking capacitors 902 , 904 and 906 .
- BVDSS drain-to-source breakdown voltage
- the prior art off-state shunting NMOSFET 528 may introduce harmonic distortion and/or intermodulation distortion in the presence of multiple RF signals This will also introduce a noticeable loss of signal power.
- the nonlinearity of C off adversely impacts the overall switch linearity performance (as described above), and the magnitude of C off adversely affects the small-signal performance parameters such as insertion loss, insertion phase (or delay), and isolation.
- the switch (implemented with ACC MOSFETs) has reduced insertion loss due to lowered parasitic capacitance, reduced insertion phase (or delay), again due to lowered parasitic capacitance, and increased isolation due to less capacitive feedthrough.
- the ACC MOSFET also improves the drift characteristic of SOI MOSFETs as pertains to the drift of the small-signal parameters over a period of time.
- the SOI MOSFET takes some time to accumulate the accumulated charge when the switch is off, the C off capacitance is initially fairly small. However, over a period of time while operated in the accumulated charge regime, the off-state capacitance C off increases toward a final value.
- the time it takes for the NMOSFET to reach a full accumulated charge state depends on the electron-hole pair (EHP) generation mechanism. Typically, this time period is on the order of approximately hundreds of milliseconds for thermal EHP generation at room temperature, for example.
- EHP electron-hole pair
- this time period is on the order of approximately hundreds of milliseconds for thermal EHP generation at room temperature, for example.
- the insertion loss and insertion phase increase.
- the isolation decreases. As is well known, these are undesirable phenomena in standard SOI MOSFET devices.
- the disclosed techniques also allow the implementation of SOI MOSFETs having improved temperature performance, improved sensitivity to Vdd variations, and improved sensitivity to process variations.
- Other improvements to the prior art SOI MOSFETs afforded by the present disclosed method and apparatus will be understood and appreciated by those skilled in the electronic device design and manufacturing arts.
- the exemplary RF switches described above may be implemented using a fully insulating substrate silicon-on-insulator (SOI) technology. Also, as noted above, in addition to the commonly used silicon-based systems, some embodiments of the present disclosure may be implemented using silicon-germanium (SiGe), wherein the SiGe is used equivalently in place of silicon.
- SOI silicon-on-insulator
- SiGe silicon-germanium
- the MOSFET transistors of the present disclosure may be implemented using “UltraThin-Silicon (UTSi)” (also referred to herein as “ultrathin silicon-on-sapphire”) technology.
- UTSi UltraThin-Silicon
- the transistors used to implement the inventive methods disclosed herein are formed in an extremely thin layer of silicon in an insulating sapphire wafer.
- the fully insulating sapphire substrate enhances the performance characteristics of the inventive RF circuits by reducing the deleterious substrate coupling effects associated with non-insulating and partially insulating substrates. For example, insertion loss improvements may be realized by lowering the transistor on-state resistances and by reducing parasitic substrate conductance and capacitance.
- switch isolation is improved using the fully insulating substrates provided by UTSi technology.
- the parasitic capacitance between the nodes of the RF switches is greatly reduced as compared with bulk CMOS and other traditional integrated circuit manufacturing technologies.
- an SOS enhancement mode NMOSFET may, in some embodiments, be fabricated with a p-type implant into the channel region with n-type source and drain regions, and may have a threshold voltage of approximately +500 mV. The threshold voltage is directly related to the p-type doping level, with higher doping resulting in higher thresholds.
- the SOS enhancement mode PMOSFET may, in some exemplary embodiments, be implemented with a n-type channel region and p-type source and drain regions. Again, the doping level defines the threshold voltage with higher doping resulting in a more negative threshold.
- an SOS depletion-mode NMOSFET may be fabricated by applying the p-type channel-implant mask to the n-type transistor, resulting in a structure that has n-type channel, source, and drain regions and a negative threshold voltage of approximately ⁇ 500 mV.
- a suitable depletion-mode PMOSFET may be implemented by applying the n-type channel-implant mask to the p-type transistor, resulting in a structure that has p-type channel, source, and drain regions and a positive threshold voltage of approximately +500 mV.
- CMOS/SOS/LSI Switching Regulator Control Device CMOS/SOS/LSI Switching Regulator Control Device
- Orndorff, R. and Butcher, D. Solid-State Circuits Conference, Digest of Technical Papers, 1978 IEEE International, Volume XXI, pp. 234-235, February 1978.
- the “Orndorff” reference is hereby incorporated in its entirety herein for its techniques on the fabrication of enhancement-mode and depletion-mode SOS transistors.
- the present CIP describes methods and devices for improving gate oxide reliability of SOI MOSFETs using ACC techniques to control accumulated charge and the adverse effects thereof.
- Persons skilled in the arts of electronic devices will appreciate that the teachings herein apply equally to NMOSFETs and PMOSFETs.
- the embodiments and examples presented herein for illustrative purposes include only NMOSFETs, unless otherwise noted.
- dopants, charge carriers, polarity of bias voltages, etc. persons skilled in the arts of electronic devices will easily understand how these embodiments and examples may be adapted for use with PMOSFETs.
- the inventors have observed that the accumulated charge 120 has an adverse effect on the reliability of the gate oxide 110 .
- the adverse effects are caused by electric field lines from the gate 108 (due to the bias voltages Vg, Vs and Vd) primarily terminating at the accumulated charge 120 .
- the electric field lines from the gate 108 terminate at the boundaries of the undepleted regions of the source 112 and the drain 116 .
- the depletion regions 122 and 124 move the boundaries of the undepleted regions in the source 112 and the drain 116 away from the gate oxide.
- the electric field stress on the gate oxide is much larger than when the accumulated charge 120 is prevented from forming, removed, reduced, or otherwise controlled.
- Reduction or otherwise control of the accumulated charge therefore enables use of larger bias voltages for a given thickness of the gate oxide 110 .
- reduction or control of the accumulated charge enables use of reduced gate oxide 110 thickness for given bias voltages.
- a combination of larger bias voltages and reduced gate oxide 110 thickness is also enabled by control of the accumulated charge. Larger bias voltages allow larger input voltages in the transition off-state, thereby improving power handling capability. Reduced gate oxide thickness provides improved insertion loss, thereby allowing either improvements in power handling capability, or an option of using smaller SOI NMOSFETs to control a given power level.
- applying bias voltage pulses comprises an ACC technique that may be used to control the accumulated charge 120 .
- the accumulated charge 120 results from a slow electron-hole pair generation process that occurs when the gate bias voltage Vg is negative with respect to the source bias voltage Vs and the drain bias voltage Vd. If a positive voltage pulse above V th is applied to the gate terminal 104 , an conducting channel comprising electrons is formed in the body 114 proximate the gate oxide 110 , and the accumulated charge 120 is dissipated due to drift and recombination.
- the accumulated charge 120 regenerates in a time period having a time scale that is typically in the millisecond range or longer. Consequently, the accumulated charge 120 may be controlled by applying a series of positive voltage pulses to the gate terminal 104 , repeated at a rate that is sufficient to prevent the accumulated charge 120 from accumulating.
- an applied RF signal voltage comprises an ACC technique.
- an NMOSFET is operated with a large series resistor electrically connected to the gate in series with the gate bias source (as described below in reference to FIG. 5A ).
- the gate resistor is sufficiently large that the AC gate voltage tracks the AC drain voltage signal at one-half the amplitude of the quickly-varying drain voltage. This occurs because the gate is coupled to the drain and source by parasitic capacitors (e.g., by capacitors 202 and 204 of FIG. 2A ).
- a high-frequency drain voltage signal may be coupled to the gate, and the resulting gate voltage further coupled to the source, thereby dividing the voltage on the gate by a factor of two, providing that the gate resistance is sufficiently large that it does not shunt or attenuate the resulting high-frequency AC voltage induced on the gate. For example, if an applied gate bias of ⁇ 2.5 V is placed on a switch gate with large series resistor, the gate voltage will vary around the ⁇ 2.5 V bias level in response to an applied AC drain signal.
- a 2 V amplitude high-frequency signal i.e., a 4 V peak-to-peak RF signal
- the gate voltage will be moved from the quiescent level of ⁇ 2.5 V to ⁇ 1.5 V at a maximum and to ⁇ 3.5 V at a minimum.
- the gate voltage moves to ⁇ 1.5 V
- the accumulated charge moves toward the level that would be present in equilibrium at ⁇ 1.5 V, through diffusion to the source and drain, where the accumulated holes recombine with the large concentrations of electrons.
- the accumulated charge may recombine by other processes with other electron sources.
- the net effect of the AC voltage swing in the gate voltage is to reduce the effective level of accumulated charge relative to what it would be absent the AC signal.
- a steady-state accumulated charge level will be present that is significantly less than would be present at the DC gate bias voltage of ⁇ 2.5 V.
- the effective accumulated charge may be approximately at the level that would be present for an effective gate bias of ⁇ 1.5 V.
- FIG. 5A shows a schematic diagram of a single pole, single throw (SPST) RF switch circuit 500 that may be adapted to control accumulated charge and improve gate oxide reliability, in accordance with the present CIP.
- the RF switch circuit 500 may be operated using bias voltage pulse techniques to reduce or otherwise control accumulated charge.
- the RF switch circuit 500 is one example of a general class of well-known RF switch circuits. Similar RF switch circuits are described in the following co-pending and commonly assigned U.S. applications and patent: Provisional Application No. 60/651,736, filed Feb. 9, 2005, entitled “UNPOWERED SWITCH AND BLEEDER CIRCUIT;” application Ser. No. 10/922,135, filed Aug.
- an SOI NMOSFET 506 is adapted to receive an RF input signal “RFin” at an input terminal 502 .
- the SOI MOSFET 506 is electrically coupled to selectively couple the RFin input signal to an output terminal 504 (i.e., thereby convey an RF output signal Rfout at the output terminal 504 ).
- the SOI NMOSFET 506 is controlled by a first control signal C 1 that is conveyed by a control line 512 through a gate resistor 510 (optionally included for suppression of parasitic RF coupling).
- the control line 512 is electrically coupled to a control circuit 520 , which generates the first control signal C 1 .
- an SOI NMOSFET 508 is adapted to receive the RF input signal RFin at its drain terminal, and to selectively shunt the input signal RFin to ground via an optional load resistor 518 .
- the SOI NMOSFET 508 is controlled by a second control signal C 1 x which is conveyed by a control line 516 through a gate resistor 514 (optionally included for suppression of parasitic RF coupling and for purposes of voltage division).
- the control line 516 is electrically coupled to the control circuit 520 , which generates the second control signal C 1 x.
- the first and second control signals, C 1 and C 1 x, respectively, are generated so that the SOI NMOSFET 506 operates in an on-state when the SOI NMOSFET 508 operates in an off-state, and vice versa.
- These control signals provide the gate bias voltages Vg to the gate terminals of the NMOSFETs 506 and 508 .
- the respective Vg must comprise a sufficiently large negative voltage so that the respective NMOSFET does not enter, or approach, an on-state due to the time varying applied voltages of the RF input signal RFin.
- the maximum power of the RF input signal RFin is thereby limited by the maximum magnitude of the gate bias voltage Vg (or, more generally, the gate-to-source operating voltage, Vgs) that the SOI NMOSFETs 506 and 508 can reliably sustain.
- the power that can be accommodated by the SOI NMOSFETs 506 , 508 is limited by insertion loss. Insertion loss can be improved by reducing gate oxide thicknesses. Therefore, as described above, the power handling performance of the SOI NMOSFETs 506 , 508 can be improved using the ACC techniques of the present disclosure which allow implementation of SOI MOSFETs having thinner gate oxides. Persons skilled in the electronic device and circuit design arts shall appreciate that an appropriate combination of higher bias voltages and reduced gate oxide thicknesses can be used to improve circuit performance.
- Exemplary bias voltages for the SOI NMOSFETs 506 and 508 may include the following: with V th approximately zero volts, Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of ⁇ 2.5 V.
- Vg approximately zero volts
- Vg for the on-state
- Vg for the off-state
- the SOI NMOSFETs may eventually operate in an accumulated charge regime when placed into their off-states.
- the maximum magnitude for the gate bias voltage Vg (or more generally, Vgs) that can be reliably sustained can be significantly improved by using the accumulated charge control techniques of the present disclosure.
- Accumulated charge control may be implemented by pulsing bias voltages applied to the gates of the SOI NMOSFETs 506 , 508 .
- the control signals C 1 and C 1 x may be selectively controlled by the control circuit 520 to provide such bias voltage pulses to the gates of the SOI NMOSFETs 506 , 508 .
- Any suitable method and components can be used to provide the bias voltage pulses.
- a pulse generation circuit is used to generate all signals required to control the pulse process.
- the gate bias voltage pulses are provided at any suitable magnitude, interval, and duration in order to reduce accumulated charge to the desired level. It is to be understood that each of these variables is dependent on the others and can be altered according to the application and preference of IC designer. For example, an individual IC may be capable of generating different pulses at different time periods and depending on any of a number of predetermined factors. By different, it is meant that the pulses may be of different magnitudes, intervals, durations, or a combination thereof. While a number of external factors can influence the nature of applied pulses according to the disclosure, recognize that one factor relevant thereto is the operating temperature of the SOI NMOSFET. At higher operating temperatures, accumulated charge builds up more rapidly. Thus, more frequent pulsing may be desirable under such conditions.
- a gate bias voltage pulse is applied to an off-state FET to force the FET toward an on-state.
- this gate bias voltage pulse need not exceed the threshold voltage (V th ) of the FET, exceeding V th is an exemplary embodiment of the present disclosure.
- the magnitude of the gate bias voltage pulse may be fixed or variable.
- a pulse of a fixed magnitude, to exceed V th by a selected value e.g., the pulse voltage may have a maximum value of V th +0.5 V
- the pulse voltage may have a maximum value of V th +0.5 V
- the FET is pulsed for a duration of approximately 5 ⁇ s or less. This meets the GSM standard switching time requirements and further provides for preferred switching times of from 1 ⁇ s to 5 ⁇ s.
- the FET At the end of a gate bias voltage pulse, the FET is maintained in an off-state by the control signal.
- the time period for which the FET is maintained in the off-state varies depending on the application and on the pulsed gate bias voltage applied during the last pulse.
- an RF signal voltage may be used as an ACC technique.
- the gate voltage will vary around the ⁇ 2.5 V bias level in response to an applied AC drain signal because the resistors 510 and 514 (these resistors may have exemplary values of 10 kohm) allow the gate voltages to track the AC drain signal at one-half amplitude as described above.
- a 2 V amplitude high-frequency signal i.e., a 4 V peak-to-peak RF signal
- the gate voltage will be moved from the quiescent level of ⁇ 2.5 V to ⁇ 1.5 V at a maximum and to ⁇ 3.5 V at a minimum.
- the gate voltage moves to ⁇ 1.5 V
- the accumulated charge moves toward the level that would be present in equilibrium at ⁇ 1.5 V, through diffusion to the source and drain, where the accumulated holes recombine with the large concentrations of electrons.
- the accumulated charge may recombine by other processes with other electron sources.
- the net effect of the AC voltage swing in the gate voltage is to reduce the effective level of accumulated charge relative to what it would be absent the AC signal.
- a steady-state accumulated charge level will be present that is significantly less than would be present at the DC gate bias voltage of ⁇ 2.5 V.
- the effective accumulated charge may be approximately at the level that would be present for an effective gate bias of ⁇ 1.5 V.
- circuits having ACC SOI MOSFETs may be adapted for improved oxide reliability in accordance with the present CIP.
- the use of ACC SOI MOSFETs to control accumulated charge in RF switch circuits is described above in reference to FIGS. 5B-5D and FIG. 6 , FIGS. 8 , and FIG. 9 .
- the ACC techniques as described in reference to these figures may also be adapted to improve gate oxide reliability, as described below in reference to FIG. 10 .
- the exemplary circuit including the ACC SOI MOSFET may include, without limitation, an RF mixer, a power amplifier, a level shifting circuit, a negative voltage generator, an oscillator, a DC-DC converter or other circuit using SOI MOSFETs.
- FIG. 10A is a flow chart of a method 1000 of implementing SOI MOSFETs using the ACC techniques of the present disclosure.
- a first circuit including one or more SOI NMOSFETs is implemented to perform circuit functions according to the prior art (i.e., without ACC).
- the reliability of the gate oxides of the SOI NMOSFETs is determined with and without ACC.
- the gate oxide reliability is determined by performing time dependent dielectric breakdown (TDDB) measurements on test SOI NMOSFETs corresponding to the SOI NMOSFETs included in the first circuit.
- the TDDB measurements provide information relating to the lifetime of the SOI NMOSFETs due to gate oxide breakdown.
- the results of the TDDB measurements indicate a maximum electric field, “E tb ”, in the oxide that can be sustained and yet still achieve a desired lifetime (i.e., an average “time-to-breakdown” or “tb”) for the SOI NMOSFETs.
- TDDB measurements may also indicate a maximum gate-to-source bias voltage V gs , that can be sustained and yet still achieve a desired lifetime for the SOI NMOSFETs.
- V gs maximum gate-to-source bias voltage
- Reliability of the gate oxides is further determined with and without ACC by performing TDDB measurements of the SOI NMOSFETs operating with selected bias voltages.
- the measurement results provide information relating to the improved TDDB present in the gate oxides for selected bias conditions and gate oxide thicknesses.
- using ACC enables using a second V g2 that is increased by a factor of approximately 40% over V g1 , while maintaining an equivalent TDDB lifetime.
- using ACC enables using a second T ox2 that is equal to T ox1 multiplied by a factor of approximately 1/1.4, without an adverse effect on TDDB lifetime.
- a second circuit performing the same function as the first circuit, is implemented using ACC, responsive (as described in more detail below) to the determination of the reliability of the gate oxides obtained at the previous STEP 1004 .
- the second circuit may include an ACC SOI NMOSFET having an ACS, operatively coupled to elements within the second circuit according to the teachings above.
- the ACC technique may include use of bias voltage pulse techniques, as described above in reference to FIG. 5A .
- the SOI NMOSFETs in the second circuit may incorporate a reduced thickness for their gate oxides, smaller body widths, or any combination thereof.
- the second circuit may also be configured to include a lesser plurality of SOI NMOSFETs.
- the plurality of SOT NMOSFETs included in a stacked RF switch circuit in the second circuit may be less than the plurality of SOI MOSFETs in the corresponding stack of the first circuit.
- the second circuit is operated using the present ACC techniques, as described above.
- the second circuit may comprise an RF switch operated at higher RF power levels than the first circuit.
- FIG. 10B is a flow chart of another embodiment of a method 1001 of implementing SOI MOSFETs using the ACC techniques of the present disclosure.
- a maximum electric field in the oxide, “E ox1 ,” is determined using well known simulation techniques (e.g., using “Medici” simulation techniques, etc.) for an SOT NMOSFET having a given oxide thickness Tox, operated without ACC.
- Bias voltages for Vg, Vs and Vd are selected to correspond to a circuit implementation including the SOI NMOSFET operating in the off-state.
- a maximum electric field E ox1 4.3 MV/cm is determined in the gate oxide for an uncontrolled accumulated charge.
- a maximum electric field in the oxide, “E ox2 ”, is determined for the SOT NMOSFET, operated with ACC, using the same selected bias voltages used in accordance with the STEP 1012 .
- E ox2 a maximum electric field in the oxide
- a circuit including the SOI NMOSFET is implemented responsive to the improvement factor F 1 .
- the SOI NMOSFET bias voltages, maximum signal voltages, and gate oxide thicknesses can be selectively improved using the ACC techniques of the present teachings. These improvements over the prior art SOI NMOSFET devices are provided according to the improvement factor F 1 , as shall be readily appreciated by persons skilled in the electronic device design arts. Finally, at a STEP 1018 , the circuit is operated using ACC techniques as described above.
- FIG. 10C is a flow chart of another embodiment of a method 1003 of implementing SOI MOSFETs using the present ACC techniques.
- a circuit including the SOI NMOSFET is implemented responsive to the improvement factor, F 2 .
- the method terminates by operating the circuit using the disclosed ACC techniques.
Landscapes
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Thin Film Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
Vgs(max)/Tox=F1·Etb; (1)
wherein Etb comprises the maximum oxide electric field for which a given TDDB lifetime of the SOI NMOSFET can be obtained (e.g., ˜5 MV/cm for a lifetime of 10 years is a “rule of thumb” value). More generally, the SOI NMOSFET bias voltages, maximum signal voltages, and gate oxide thicknesses can be selectively improved using the ACC techniques of the present teachings. These improvements over the prior art SOI NMOSFET devices are provided according to the improvement factor F1, as shall be readily appreciated by persons skilled in the electronic device design arts. Finally, at a
Vgs(max)/Tox=F2·Etb (2)
More generally, the SOI NMOSFET bias voltages, maximum signal voltages, and gate oxide thicknesses can be selectively improved over the prior art according to the improvement factor F2, as shall be readily appreciated by persons skilled in the electronic device arts. Referring again to
Claims (104)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/710,998 USRE48965E1 (en) | 2005-07-11 | 2019-12-11 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US69852305P | 2005-07-11 | 2005-07-11 | |
US71826005P | 2005-09-15 | 2005-09-15 | |
US11/484,370 US7910993B2 (en) | 2005-07-11 | 2006-07-10 | Method and apparatus for use in improving linearity of MOSFET's using an accumulated charge sink |
US11/520,912 US7890891B2 (en) | 2005-07-11 | 2006-09-14 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US13/028,144 US8954902B2 (en) | 2005-07-11 | 2011-02-15 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US16/710,998 USRE48965E1 (en) | 2005-07-11 | 2019-12-11 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/028,144 Reissue US8954902B2 (en) | 2005-07-11 | 2011-02-15 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE48965E1 true USRE48965E1 (en) | 2022-03-08 |
Family
ID=78823634
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/710,998 Active USRE48965E1 (en) | 2005-07-11 | 2019-12-11 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US16/739,081 Active US11201245B2 (en) | 2005-07-11 | 2020-01-09 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US17/549,839 Active US11901459B2 (en) | 2005-07-11 | 2021-12-13 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US18/439,664 Pending US20240266441A1 (en) | 2005-07-11 | 2024-02-12 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/739,081 Active US11201245B2 (en) | 2005-07-11 | 2020-01-09 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US17/549,839 Active US11901459B2 (en) | 2005-07-11 | 2021-12-13 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US18/439,664 Pending US20240266441A1 (en) | 2005-07-11 | 2024-02-12 | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
Country Status (1)
Country | Link |
---|---|
US (4) | USRE48965E1 (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6804502B2 (en) | 2001-10-10 | 2004-10-12 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US9653601B2 (en) | 2005-07-11 | 2017-05-16 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction |
US7910993B2 (en) | 2005-07-11 | 2011-03-22 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFET's using an accumulated charge sink |
US20080076371A1 (en) | 2005-07-11 | 2008-03-27 | Alexander Dribinsky | Circuit and method for controlling charge injection in radio frequency switches |
USRE48965E1 (en) | 2005-07-11 | 2022-03-08 | Psemi Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US11862668B2 (en) * | 2021-07-02 | 2024-01-02 | Micron Technology, Inc. | Single-crystal transistors for memory devices |
Citations (590)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3470443A (en) | 1967-12-07 | 1969-09-30 | Nasa | Positive dc to negative dc converter |
US3646361A (en) | 1970-10-16 | 1972-02-29 | Hughes Aircraft Co | High-speed sample and hold signal level comparator |
US3699359A (en) | 1971-04-20 | 1972-10-17 | Philco Ford Corp | Electronic latching device |
US3731112A (en) | 1971-12-15 | 1973-05-01 | A Smith | Regulated power supply with diode capacitor matrix |
US3878450A (en) | 1970-04-29 | 1975-04-15 | Greatbatch W Ltd | Controlled voltage multiplier providing pulse output |
US3942047A (en) | 1974-06-03 | 1976-03-02 | Motorola, Inc. | MOS DC Voltage booster circuit |
US3943428A (en) | 1973-11-23 | 1976-03-09 | General Electric Company | DC to DC Voltage converter |
US3955353A (en) | 1974-07-10 | 1976-05-11 | Optel Corporation | Direct current power converters employing digital techniques used in electronic timekeeping apparatus |
US3975671A (en) | 1975-02-24 | 1976-08-17 | Intel Corporation | Capacitive voltage converter employing CMOS switches |
US3983414A (en) | 1975-02-10 | 1976-09-28 | Fairchild Camera And Instrument Corporation | Charge cancelling structure and method for integrated circuits |
US3988727A (en) | 1974-06-24 | 1976-10-26 | P. R. Mallory & Co., Inc. | Timed switching circuit |
US4047091A (en) | 1976-07-21 | 1977-09-06 | National Semiconductor Corporation | Capacitive voltage multiplier |
US4053916A (en) | 1975-09-04 | 1977-10-11 | Westinghouse Electric Corporation | Silicon on sapphire MOS transistor |
US4061929A (en) | 1975-09-22 | 1977-12-06 | Kabushiki Kaisha Daini Seikosha | Circuit for obtaining DC voltage higher than power source voltage |
US4068295A (en) | 1975-08-14 | 1978-01-10 | Ebauches S.A. | Voltage multiplier for an electronic time apparatus |
US4079336A (en) | 1976-12-22 | 1978-03-14 | National Semiconductor Corporation | Stacked transistor output amplifier |
US4106086A (en) | 1976-12-29 | 1978-08-08 | Rca Corporation | Voltage multiplier circuit |
US4139826A (en) | 1977-12-27 | 1979-02-13 | Rca Corporation | Crystal overtone oscillator using cascade connected transistors |
US4145719A (en) | 1977-09-28 | 1979-03-20 | Gte Sylvania Incorporated | Multi-channel video switch using dual-gate MOS-FETS |
US4186436A (en) | 1977-01-27 | 1980-01-29 | Canon Kabushiki Kaisha | Booster circuit |
US4241316A (en) | 1979-01-18 | 1980-12-23 | Lawrence Kavanau | Field effect transconductance amplifiers |
US4244000A (en) | 1978-11-28 | 1981-01-06 | Nippon Telegraph And Telephone Public Corporation | PNPN Semiconductor switches |
US4256977A (en) | 1978-12-26 | 1981-03-17 | Honeywell Inc. | Alternating polarity power supply control apparatus |
US4316101A (en) | 1978-11-30 | 1982-02-16 | Licentia-Patent-Verwaltungs-G.M.B.H. | Circuit for switching and transmitting alternating voltages |
US4317055A (en) | 1978-05-24 | 1982-02-23 | Hitachi, Ltd. | High-voltage circuit for insulated gate field-effect transistor |
US4321661A (en) | 1980-12-23 | 1982-03-23 | Gte Laboratories Incorporated | Apparatus for charging a capacitor |
US4367421A (en) | 1980-04-21 | 1983-01-04 | Reliance Electric Company | Biasing methods and circuits for series connected transistor switches |
US4390798A (en) | 1979-11-22 | 1983-06-28 | Fujitsu Limited | Bias-voltage generator |
US4460952A (en) | 1982-05-13 | 1984-07-17 | Texas Instruments Incorporated | Electronic rectifier/multiplier/level shifter |
USRE31749E (en) | 1975-09-03 | 1984-11-27 | Hitachi, Ltd. | Class B FET amplifier circuit |
US4485433A (en) | 1982-12-22 | 1984-11-27 | Ncr Corporation | Integrated circuit dual polarity high voltage multiplier for extended operating temperature range |
US4559709A (en) | 1981-12-23 | 1985-12-24 | Schlumberger Technology Corporation | Apparatus for measuring the internal dimensions of a tube, notably in a well, and displacement measurement method applicable to such an apparatus |
WO1986001037A1 (en) | 1984-08-01 | 1986-02-13 | American Telephone & Telegraph Company | Semiconductor-on-insulator (soi) devices and soi ic fabrication method |
US4621315A (en) | 1985-09-03 | 1986-11-04 | Motorola, Inc. | Recirculating MOS charge pump |
US4633106A (en) | 1983-05-27 | 1986-12-30 | Itt Industries, Inc. | MOS bootstrap push-pull stage |
US4638184A (en) | 1983-09-22 | 1987-01-20 | Oki Electric Industry Co., Ltd. | CMOS bias voltage generating circuit |
US4679134A (en) | 1985-10-01 | 1987-07-07 | Maxim Integrated Products, Inc. | Integrated dual charge pump power supply and RS-232 transmitter/receiver |
US4703196A (en) | 1984-08-13 | 1987-10-27 | Fujitsu Limited | High voltage precharging circuit |
US4736169A (en) | 1986-09-29 | 1988-04-05 | Hughes Aircraft Company | Voltage controlled oscillator with frequency sensitivity control |
US4739191A (en) | 1981-04-27 | 1988-04-19 | Signetics Corporation | Depletion-mode FET for the regulation of the on-chip generated substrate bias voltage |
US4746960A (en) | 1987-07-27 | 1988-05-24 | General Motors Corporation | Vertical depletion-mode j-MOSFET |
US4748485A (en) | 1985-03-21 | 1988-05-31 | Hughes Aircraft Company | Opposed dual-gate hybrid structure for three-dimensional integrated circuits |
US4752699A (en) | 1986-12-19 | 1988-06-21 | International Business Machines Corp. | On chip multiple voltage generation using a charge pump and plural feedback sense circuits |
US4769784A (en) | 1986-08-19 | 1988-09-06 | Advanced Micro Devices, Inc. | Capacitor-plate bias generator for CMOS DRAM memories |
US4777577A (en) | 1985-10-01 | 1988-10-11 | Maxim Integrated Products, Inc. | Integrated dual charge pump power supply and RS-232 transmitter/receiver |
US4809056A (en) | 1985-10-31 | 1989-02-28 | Fujitsu Limited | Semiconductor device having a silicon on insulator structure |
US4810911A (en) | 1986-11-14 | 1989-03-07 | Nec Corp | FET switch circuit having small insertion loss and exhibiting stable operation |
US4825145A (en) | 1987-01-14 | 1989-04-25 | Hitachi, Ltd. | Constant current circuit |
US4839787A (en) | 1987-05-20 | 1989-06-13 | Matsushita Electric Industrial Co., Ltd. | Integrated high voltage generating system |
US4847519A (en) | 1987-10-14 | 1989-07-11 | Vtc Incorporated | Integrated, high speed, zero hold current and delay compensated charge pump |
US4849651A (en) | 1988-02-24 | 1989-07-18 | Hughes Aircraft Company | Two-state, bilateral, single-pole, double-throw, half-bridge power-switching apparatus and power supply means for such electronic power switching apparatus |
JPH01254014A (en) | 1988-04-04 | 1989-10-11 | Toshiba Corp | Power amplifier |
US4883976A (en) | 1987-12-02 | 1989-11-28 | Xicor, Inc. | Low power dual-mode CMOS bias voltage generator |
US4890077A (en) | 1989-03-28 | 1989-12-26 | Teledyne Mec | FET monolithic microwave integrated circuit variable attenuator |
US4891609A (en) | 1987-12-22 | 1990-01-02 | U.S. Philips Corporation | Ring oscillator |
US4893070A (en) | 1989-02-28 | 1990-01-09 | The United States Of America As Represented By The Secretary Of The Air Force | Domino effect shunt voltage regulator |
US4897774A (en) | 1985-10-01 | 1990-01-30 | Maxim Integrated Products | Integrated dual charge pump power supply and RS-232 transmitter/receiver |
US4906587A (en) | 1988-07-29 | 1990-03-06 | Texas Instruments Incorporated | Making a silicon-on-insulator transistor with selectable body node to source node connection |
US4929855A (en) | 1988-12-09 | 1990-05-29 | Grumman Corporation | High frequency switching device |
US4939485A (en) | 1988-12-09 | 1990-07-03 | Varian Associates, Inc. | Microwave field effect switch |
US4984040A (en) | 1989-06-15 | 1991-01-08 | Xerox Corporation | High voltage thin film transistor with second gate |
US4985647A (en) | 1988-06-21 | 1991-01-15 | Nec Corporation | CMOS transfer switch free from malfunction on noise signal |
US4999585A (en) | 1989-11-06 | 1991-03-12 | Burr-Brown Corporation | Circuit technique for cancelling non-linear capacitor-induced harmonic distortion |
US5001528A (en) | 1989-01-31 | 1991-03-19 | The United States Of America As Represented By The Secretary Of The Air Force | Radiation hardened CMOS on SOI or SOS devices |
US5012123A (en) | 1989-03-29 | 1991-04-30 | Hittite Microwave, Inc. | High-power rf switching system |
US5023494A (en) | 1989-10-20 | 1991-06-11 | Raytheon Company | High isolation passive switch |
US5029282A (en) | 1989-02-16 | 1991-07-02 | Kabushiki Kaisha Toshiba | Voltage regulator circuit |
US5032799A (en) | 1989-10-04 | 1991-07-16 | Westinghouse Electric Corp. | Multistage cascode radio frequency amplifier |
US5038325A (en) | 1990-03-26 | 1991-08-06 | Micron Technology Inc. | High efficiency charge pump circuit |
US5041797A (en) | 1990-11-19 | 1991-08-20 | Harris Corporation | Micro-power gain lattice |
US5061911A (en) | 1990-04-03 | 1991-10-29 | Motorola, Inc. | Single fault/tolerant MMIC switches |
US5061907A (en) | 1991-01-17 | 1991-10-29 | National Semiconductor Corporation | High frequency CMOS VCO with gain constant and duty cycle compensation |
US5068626A (en) | 1989-06-27 | 1991-11-26 | Sony Corporation | Charge pump circuit |
US5081371A (en) | 1990-11-07 | 1992-01-14 | U.S. Philips Corp. | Integrated charge pump circuit with back bias voltage reduction |
US5081706A (en) | 1987-07-30 | 1992-01-14 | Texas Instruments Incorporated | Broadband merged switch |
US5095348A (en) | 1989-10-02 | 1992-03-10 | Texas Instruments Incorporated | Semiconductor on insulator transistor |
US5107152A (en) | 1989-09-08 | 1992-04-21 | Mia-Com, Inc. | Control component for a three-electrode device |
US5111375A (en) | 1990-12-20 | 1992-05-05 | Texas Instruments Incorporated | Charge pump |
US5125007A (en) | 1988-11-25 | 1992-06-23 | Mitsubishi Denki Kabushiki Kaisha | Thin-film soi-mosfet with a body region |
US5124762A (en) | 1990-12-31 | 1992-06-23 | Honeywell Inc. | Gaas heterostructure metal-insulator-semiconductor integrated circuit technology |
US5126590A (en) | 1991-06-17 | 1992-06-30 | Micron Technology, Inc. | High efficiency charge pump |
JPH04183008A (en) | 1990-11-16 | 1992-06-30 | Nippon Telegr & Teleph Corp <Ntt> | High frequency amplifier |
US5138190A (en) | 1988-09-13 | 1992-08-11 | Kabushiki Kaisha Toshiba | Charge pump circuit |
JPH0434980Y2 (en) | 1986-06-30 | 1992-08-19 | ||
US5148393A (en) | 1988-07-07 | 1992-09-15 | Kabushiki Kaisha Toshiba | Mos dynamic semiconductor memory cell |
US5157279A (en) | 1991-05-28 | 1992-10-20 | Samsung Electronics Co., Ltd. | Data output driver with substrate biasing producing high output gain |
US5182529A (en) | 1992-03-06 | 1993-01-26 | Micron Technology, Inc. | Zero crossing-current ring oscillator for substrate charge pump |
US5193198A (en) | 1990-05-07 | 1993-03-09 | Seiko Epson Corporation | Method and apparatus for reduced power integrated circuit operation |
US5208557A (en) | 1992-02-18 | 1993-05-04 | Texas Instruments Incorporated | Multiple frequency ring oscillator |
US5212456A (en) | 1991-09-03 | 1993-05-18 | Allegro Microsystems, Inc. | Wide-dynamic-range amplifier with a charge-pump load and energizing circuit |
JPH05299995A (en) | 1992-04-24 | 1993-11-12 | Nippon Telegr & Teleph Corp <Ntt> | Micro wave semiconductor switch |
US5272457A (en) | 1992-03-10 | 1993-12-21 | Harris Corporation | High isolation integrated switch circuit |
US5274343A (en) | 1991-08-06 | 1993-12-28 | Raytheon Company | Plural switch circuits having RF propagation networks and RF terminations |
US5283457A (en) | 1989-10-02 | 1994-02-01 | Texas Instruments Incorporated | Semiconductor on insulator transistor |
US5285367A (en) | 1992-02-07 | 1994-02-08 | Power Integrations, Inc. | Linear load circuit to control switching power supplies under minimum load conditions |
JPH06112795A (en) | 1992-07-31 | 1994-04-22 | Hewlett Packard Co <Hp> | Signal changeover circuit and signal generation circuit |
US5306954A (en) | 1992-06-04 | 1994-04-26 | Sipex Corporation | Charge pump with symmetrical +V and -V outputs |
US5313083A (en) | 1988-12-16 | 1994-05-17 | Raytheon Company | R.F. switching circuits |
US5317181A (en) | 1992-09-10 | 1994-05-31 | United Technologies Corporation | Alternative body contact for fully-depleted silicon-on-insulator transistors |
US5319604A (en) | 1990-05-08 | 1994-06-07 | Texas Instruments Incorporated | Circuitry and method for selectively switching negative voltages in CMOS integrated circuits |
US5345422A (en) | 1990-07-31 | 1994-09-06 | Texas Instruments Incorporated | Power up detection circuit |
US5349306A (en) | 1993-10-25 | 1994-09-20 | Teledyne Monolithic Microwave | Apparatus and method for high performance wide-band power amplifier monolithic microwave integrated circuits |
US5350957A (en) | 1989-10-20 | 1994-09-27 | Texas Instrument Incorporated | Electronic switch controlled by plural inputs |
JPH06314985A (en) | 1993-04-28 | 1994-11-08 | Nec Corp | Portable radio device |
JPH06334506A (en) | 1993-05-21 | 1994-12-02 | Sony Corp | Switch for signal switching |
US5375257A (en) | 1993-12-06 | 1994-12-20 | Raytheon Company | Microwave switch |
US5375256A (en) | 1991-09-04 | 1994-12-20 | Nec Corporation | Broadband radio transceiver |
EP0385641B1 (en) | 1989-02-28 | 1995-01-04 | AT&T Corp. | A high efficiency UHF linear power amplifier |
US5392186A (en) | 1992-10-19 | 1995-02-21 | Intel Corporation | Providing various electrical protections to a CMOS integrated circuit |
US5392205A (en) | 1991-11-07 | 1995-02-21 | Motorola, Inc. | Regulated charge pump and method therefor |
US5405795A (en) | 1994-06-29 | 1995-04-11 | International Business Machines Corporation | Method of forming a SOI transistor having a self-aligned body contact |
US5416043A (en) | 1993-07-12 | 1995-05-16 | Peregrine Semiconductor Corporation | Minimum charge FET fabricated on an ultrathin silicon on sapphire wafer |
US5422590A (en) | 1993-01-05 | 1995-06-06 | Texas Instruments Incorporated | High voltage negative charge pump with low voltage CMOS transistors |
US5422586A (en) | 1993-09-10 | 1995-06-06 | Intel Corporation | Apparatus for a two phase bootstrap charge pump |
JPH0770245B2 (en) | 1991-11-06 | 1995-07-31 | 株式会社大阪サイレン製作所 | Rotation warning light |
US5442327A (en) | 1994-06-21 | 1995-08-15 | Motorola, Inc. | MMIC tunable biphase modulator |
US5446418A (en) | 1992-11-06 | 1995-08-29 | Mitsubishi Denki Kabushiki Kaisha | Ring oscillator and constant voltage generation circuit |
WO1995023460A1 (en) | 1994-02-28 | 1995-08-31 | Qualcomm Incorporated | Method and apparatus for correction and limitation of transmitter power on the reverse link of a mobile radio telephone system |
US5448207A (en) | 1993-09-30 | 1995-09-05 | Sony Corporation | Attenuator circuit apparatus |
US5455794A (en) | 1993-09-10 | 1995-10-03 | Intel Corporation | Method and apparatus for controlling the output current provided by a charge pump circuit |
JPH0746109Y2 (en) | 1991-08-01 | 1995-10-25 | 株式会社共栄社 | Mower |
US5465061A (en) | 1993-03-03 | 1995-11-07 | U.S. Philips Corporation | Low-consumption low-noise charge-pump circuit |
JPH07106937B2 (en) | 1992-03-16 | 1995-11-15 | 日本碍子株式会社 | β-alumina solid electrolyte |
US5477184A (en) | 1992-04-15 | 1995-12-19 | Sanyo Electric Co., Ltd. | Fet switching circuit for switching between a high power transmitting signal and a lower power receiving signal |
US5488243A (en) | 1992-12-04 | 1996-01-30 | Nippondenso Co., Ltd. | SOI MOSFET with floating gate |
US5493249A (en) | 1993-12-06 | 1996-02-20 | Micron Technology, Inc. | System powered with inter-coupled charge pumps |
US5492857A (en) | 1993-07-12 | 1996-02-20 | Peregrine Semiconductor Corporation | High-frequency wireless communication system on a single ultrathin silicon on sapphire chip |
JPH0823270B2 (en) | 1993-09-28 | 1996-03-06 | 稔 山本 | Strip type wing rib and H-shaped steel support with wing rib |
JPH0870245A (en) | 1994-08-29 | 1996-03-12 | Hitachi Ltd | Low distortion switch |
US5519360A (en) | 1995-07-24 | 1996-05-21 | Micron Technology, Inc. | Ring oscillator enable circuit with immediate shutdown |
JPH08148949A (en) | 1994-11-18 | 1996-06-07 | Fujitsu Ltd | High frequency amplifier |
US5535160A (en) | 1993-07-05 | 1996-07-09 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit |
US5553295A (en) | 1994-03-23 | 1996-09-03 | Intel Corporation | Method and apparatus for regulating the output voltage of negative charge pumps |
US5553012A (en) | 1995-03-10 | 1996-09-03 | Motorola, Inc. | Exponentiation circuit utilizing shift means and method of using same |
US5559368A (en) | 1994-08-30 | 1996-09-24 | The Regents Of The University Of California | Dynamic threshold voltage mosfet having gate to body connection for ultra-low voltage operation |
JPH08251012A (en) | 1995-03-15 | 1996-09-27 | Mitsubishi Electric Corp | Cmos logic circuit |
US5576647A (en) | 1995-06-22 | 1996-11-19 | Marvell Technology Group, Ltd. | Charge pump for phase lock loop |
JPH08307305A (en) | 1994-08-30 | 1996-11-22 | Matsushita Electric Ind Co Ltd | Transmitting/receiving circuit for communication radio equipment, semiconductor integrated circuit device and the communication radio equipment |
US5578853A (en) | 1992-12-10 | 1996-11-26 | Sony Corporation | Semiconductor memory cell having information storage transistor and switching transistor |
JPH08330930A (en) | 1995-06-05 | 1996-12-13 | Matsushita Electron Corp | Semiconductor device |
US5587604A (en) | 1994-09-22 | 1996-12-24 | International Business Machines Corporation | Contacted body silicon-on-insulator field effect transistor |
US5589793A (en) | 1992-10-01 | 1996-12-31 | Sgs-Thomson Microelectronics S.A. | Voltage booster circuit of the charge-pump type with bootstrapped oscillator |
JPH098627A (en) | 1995-06-20 | 1997-01-10 | Matsushita Electric Ind Co Ltd | Two-terminal to plurally common terminal matrix switch |
JPH098621A (en) | 1995-06-16 | 1997-01-10 | Nec Corp | Fet switch circuit |
US5594371A (en) | 1994-06-28 | 1997-01-14 | Nippon Telegraph And Telephone Corporation | Low voltage SOI (Silicon On Insulator) logic circuit |
US5597739A (en) | 1994-01-19 | 1997-01-28 | Sony Corporation | MOS transistor and method for making the same |
US5600588A (en) | 1994-01-24 | 1997-02-04 | Fujitsu Limited | Data retention circuit and semiconductor memory device using the same |
US5610533A (en) | 1993-11-29 | 1997-03-11 | Mitsubishi Denki Kabushiki Kaisha | Switched substrate bias for logic circuits |
JPH0992785A (en) | 1995-09-27 | 1997-04-04 | Mitsubishi Electric Corp | Gaas integrated circuit, its circuit system and semiconductor integrated circuit |
US5629655A (en) | 1992-10-27 | 1997-05-13 | Ericsson Inc. | Integrated distributed RC low-pass filters |
JPH09148587A (en) | 1995-11-28 | 1997-06-06 | Sony Corp | Semiconductor device |
JPH09163721A (en) | 1995-12-08 | 1997-06-20 | Mitsubishi Electric Corp | Negative voltage generating circuit |
EP0782267A2 (en) | 1995-12-27 | 1997-07-02 | Nec Corporation | Semiconductor switch |
JPH09181641A (en) | 1995-12-22 | 1997-07-11 | Sharp Corp | High frequency switch |
JPH09186501A (en) | 1995-12-28 | 1997-07-15 | Nec Corp | Semiconductor device |
JPH09200021A (en) | 1996-01-22 | 1997-07-31 | Mitsubishi Electric Corp | Integrated circuit |
JPH09200074A (en) | 1996-01-11 | 1997-07-31 | Hitachi Ltd | Antenna switch |
JPH09238059A (en) | 1996-02-29 | 1997-09-09 | Sanyo Electric Co Ltd | Switch circuit device |
JPH09243738A (en) | 1996-03-12 | 1997-09-19 | Fujitsu Ltd | Radar equipment |
US5670907A (en) | 1995-03-14 | 1997-09-23 | Lattice Semiconductor Corporation | VBB reference for pumped substrates |
US5672992A (en) | 1995-04-11 | 1997-09-30 | International Rectifier Corporation | Charge pump circuit for high side switch |
US5677649A (en) | 1994-08-17 | 1997-10-14 | Micron Technology, Inc. | Frequency-variable oscillator controlled high efficiency charge pump |
JPH09270659A (en) | 1996-01-31 | 1997-10-14 | Matsushita Electric Ind Co Ltd | Switch attenuator |
US5681761A (en) | 1995-12-28 | 1997-10-28 | Philips Electronics North America Corporation | Microwave power SOI-MOSFET with high conductivity metal gate |
JPH09284114A (en) | 1996-04-19 | 1997-10-31 | Toshiba Microelectron Corp | Analog input circuit |
JPH09284170A (en) | 1996-04-12 | 1997-10-31 | Matsushita Electric Ind Co Ltd | Antenna switch and switch power amplifier integrated semiconductor device |
US5689144A (en) | 1996-05-15 | 1997-11-18 | Siliconix Incorporated | Four-terminal power MOSFET switch having reduced threshold voltage and on-resistance |
JPH09298493A (en) | 1996-04-26 | 1997-11-18 | Toyo Commun Equip Co Ltd | Transmitter, receiver and communication system |
US5694308A (en) | 1995-07-03 | 1997-12-02 | Motorola, Inc. | Method and apparatus for regulated low voltage charge pump |
JPH09326642A (en) | 1996-06-06 | 1997-12-16 | Mitsubishi Electric Corp | Integrated circuit device |
US5698877A (en) | 1995-10-31 | 1997-12-16 | Gonzalez; Fernando | Charge-pumping to increase electron collection efficiency |
US5717356A (en) | 1995-01-23 | 1998-02-10 | Sony Corporation | Low insertion loss switch |
WO1998006174A1 (en) | 1996-08-05 | 1998-02-12 | Mitsubishi Denki Kabushiki Kaisha | High-frequency integrated circuit for high-frequency radio transmitter-receiver suppressed in influence of high-frequency power leakage |
JPH1079467A (en) | 1996-09-04 | 1998-03-24 | Mitsubishi Electric Corp | Semiconductor device |
US5731607A (en) | 1995-04-24 | 1998-03-24 | Sony Corporation | Semiconductor integrated circuit device |
US5734291A (en) | 1996-03-11 | 1998-03-31 | Telcom Semiconductor, Inc. | Power saving technique for battery powered devices |
JPH1093471A (en) | 1996-09-11 | 1998-04-10 | Murata Mfg Co Ltd | Signal changeover switch |
US5748016A (en) | 1995-03-22 | 1998-05-05 | Nec Corporation | Driver circuit |
US5748053A (en) | 1995-09-28 | 1998-05-05 | Kabushiki Kaisha Toshiba | Switching circuit |
US5753955A (en) | 1996-12-19 | 1998-05-19 | Honeywell Inc. | MOS device having a gate to body connection with a body injection current limiting feature for use on silicon on insulator substrates |
US5757170A (en) | 1993-05-25 | 1998-05-26 | Micron Technology, Inc. | Method and apparatus for reducing current supplied to an integrated circuit useable in a computer system |
US5767549A (en) | 1996-07-03 | 1998-06-16 | International Business Machines Corporation | SOI CMOS structure |
US5767721A (en) | 1996-06-06 | 1998-06-16 | Itt Industries, Inc. | Switch circuit for FET devices having negative threshold voltages which utilize a positive voltage only |
US5774411A (en) | 1996-09-12 | 1998-06-30 | International Business Machines Corporation | Methods to enhance SOI SRAM cell stability |
US5777530A (en) | 1996-01-31 | 1998-07-07 | Matsushita Electric Industrial Co., Ltd. | Switch attenuator |
US5784311A (en) | 1997-06-13 | 1998-07-21 | International Business Machines Corporation | Two-device memory cell on SOI for merged logic and memory applications |
US5784687A (en) | 1994-08-30 | 1998-07-21 | Matsushita Electric Industrial Co., Ltd. | Transmitting-receiving circuit for radiocommunication apparatus, semiconductor integrated circuit device including the circuit, and radiocommunication apparatus including the same |
US5786617A (en) | 1994-04-01 | 1998-07-28 | National Semiconductor Corporation | High voltage charge pump using low voltage type transistors |
US5793246A (en) | 1995-11-08 | 1998-08-11 | Altera Corporation | High voltage pump scheme incorporating an overlapping clock |
US5801577A (en) | 1995-12-26 | 1998-09-01 | Sgs-Thomson Microelectronics S.A. | High voltage generator |
US5804858A (en) | 1995-06-08 | 1998-09-08 | Taiwan Semiconductor Manufacturing, Ltd. | Body contacted SOI MOSFET |
JPH10242829A (en) | 1997-02-24 | 1998-09-11 | Sanyo Electric Co Ltd | Switch circuit device |
JPH10242477A (en) | 1996-12-26 | 1998-09-11 | Hitachi Ltd | Semiconductor device and manufacturing method thereof |
JPH10242826A (en) | 1997-02-26 | 1998-09-11 | Nec Corp | High frequency switch circuit |
US5807772A (en) | 1992-06-09 | 1998-09-15 | Semiconductor Energy Laboratory Co., Ltd. | Method for forming semiconductor device with bottom gate connected to source or drain |
US5808505A (en) | 1993-05-25 | 1998-09-15 | Nec Corporation | Substrate biasing circuit having controllable ring oscillator |
US5812939A (en) | 1995-08-10 | 1998-09-22 | Sony Corporation | Switch semiconductor integrated circuit and communication terminal device |
US5814899A (en) | 1995-01-27 | 1998-09-29 | Nec Corporation | SOI-type semiconductor device with variable threshold voltages |
US5818766A (en) | 1997-03-05 | 1998-10-06 | Integrated Silicon Solution Inc. | Drain voltage pump circuit for nonvolatile memory device |
US5818278A (en) | 1996-09-06 | 1998-10-06 | Mitsubishi Denki Kabushiki Kaisha | Level shift circuit |
US5818283A (en) | 1995-07-13 | 1998-10-06 | Japan Radio Co., Ltd. | High power FET switch |
US5818099A (en) | 1996-10-03 | 1998-10-06 | International Business Machines Corporation | MOS high frequency switch circuit using a variable well bias |
US5818289A (en) | 1996-07-18 | 1998-10-06 | Micron Technology, Inc. | Clocking scheme and charge transfer switch for increasing the efficiency of a charge pump or other circuit |
US5821800A (en) | 1997-02-11 | 1998-10-13 | Advanced Micro Devices, Inc. | High-voltage CMOS level shifter |
US5821769A (en) | 1995-04-21 | 1998-10-13 | Nippon Telegraph And Telephone Corporation | Low voltage CMOS logic circuit with threshold voltage control |
US5825227A (en) | 1995-01-23 | 1998-10-20 | Sony Corporation | Switching circuit at high frequency with low insertion loss |
JPH10284736A (en) | 1997-04-07 | 1998-10-23 | Motorola Inc | Semiconductor device and manufacturing method thereof |
JPH10335901A (en) | 1997-06-04 | 1998-12-18 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor switch |
US5863823A (en) | 1993-07-12 | 1999-01-26 | Peregrine Semiconductor Corporation | Self-aligned edge control in silicon on insulator |
US5864328A (en) | 1995-09-01 | 1999-01-26 | Sharp Kabushiki Kaisha | Driving method for a liquid crystal display apparatus |
JPH1126776A (en) | 1997-07-02 | 1999-01-29 | Mitsubishi Electric Corp | Dual gate fet and high frequency circuit using the same |
US5874849A (en) | 1996-07-19 | 1999-02-23 | Texas Instruments Incorporated | Low voltage, high current pump for flash memory |
US5874836A (en) | 1996-09-06 | 1999-02-23 | International Business Machines Corporation | High reliability I/O stacked fets |
US5877978A (en) | 1996-03-04 | 1999-03-02 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
US5880620A (en) | 1997-04-22 | 1999-03-09 | Xilinx, Inc. | Pass gate circuit with body bias control |
US5883541A (en) | 1997-03-05 | 1999-03-16 | Nec Corporation | High frequency switching circuit |
US5889428A (en) | 1995-06-06 | 1999-03-30 | Ramtron International Corporation | Low loss, regulated charge pump with integrated ferroelectric capacitors |
US5892400A (en) | 1995-12-15 | 1999-04-06 | Anadigics, Inc. | Amplifier using a single polarity power supply and including depletion mode FET and negative voltage generator |
US5892382A (en) | 1997-03-25 | 1999-04-06 | Mitsubishi Denki Kabushiki Kaisha | Current mode logic circuit, source follower circuit and flip flop circuit |
JPH11112316A (en) | 1997-09-18 | 1999-04-23 | Samsung Electron Co Ltd | Switch circuit using MESFET |
US5903178A (en) | 1994-12-16 | 1999-05-11 | Matsushita Electronics Corporation | Semiconductor integrated circuit |
JPH11136111A (en) | 1997-10-30 | 1999-05-21 | Sony Corp | High frequency circuit |
US5912560A (en) | 1997-02-25 | 1999-06-15 | Waferscale Integration Inc. | Charge pump circuit for voltage boosting in integrated semiconductor circuits |
JPH11163704A (en) | 1997-11-25 | 1999-06-18 | Sharp Corp | High frequency switch circuit |
JPH11163642A (en) | 1997-12-01 | 1999-06-18 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device and high frequency circuit using it |
US5917362A (en) | 1996-01-29 | 1999-06-29 | Sony Corporation | Switching circuit |
US5920233A (en) | 1996-11-18 | 1999-07-06 | Peregrine Semiconductor Corp. | Phase locked loop including a sampling circuit for reducing spurious side bands |
WO1999035695A1 (en) | 1998-01-09 | 1999-07-15 | Infineon Technologies Ag | Silicon on insulator high-voltage switch |
US5926466A (en) | 1995-05-16 | 1999-07-20 | Matsushita Electric Industrial Co., Ltd. | Time division multiple access FDD wireless unit and time division multiple access FDD/TDD dual mode wireless unit |
US5930605A (en) | 1996-05-20 | 1999-07-27 | Digital Equipment Corporation | Compact self-aligned body contact silicon-on-insulator transistors |
US5930638A (en) | 1993-07-12 | 1999-07-27 | Peregrine Semiconductor Corp. | Method of making a low parasitic resistor on ultrathin silicon on insulator |
JPH11205188A (en) | 1998-01-16 | 1999-07-30 | Mitsubishi Electric Corp | Transmission/reception switching circuit |
US5945879A (en) | 1998-02-05 | 1999-08-31 | The Regents Of The University Of California | Series-connected microwave power amplifiers with voltage feedback and method of operation for the same |
US5953557A (en) | 1997-11-28 | 1999-09-14 | Nec Corporation | Image forming apparatus with controlled toner charging voltage |
US5959335A (en) | 1998-09-23 | 1999-09-28 | International Business Machines Corporation | Device design for enhanced avalanche SOI CMOS |
JPH11274804A (en) | 1998-03-19 | 1999-10-08 | Sharp Corp | High frequency switch |
US5969571A (en) | 1998-02-17 | 1999-10-19 | Harris Corporation | Pulse duration amplifier system |
US5973364A (en) | 1997-09-19 | 1999-10-26 | Kabushiki Kaisha Toshiba | MIS semiconductor device having body-contact region |
US5973382A (en) | 1993-07-12 | 1999-10-26 | Peregrine Semiconductor Corporation | Capacitor on ultrathin semiconductor on insulator |
US5973363A (en) | 1993-07-12 | 1999-10-26 | Peregrine Semiconductor Corp. | CMOS circuitry with shortened P-channel length on ultrathin silicon on insulator |
US5986518A (en) | 1998-06-30 | 1999-11-16 | Motorola, Inc. | Distributed MMIC active quadrature hybrid and method for providing in-phase and quadrature-phase signals |
US5990580A (en) | 1998-03-05 | 1999-11-23 | The Whitaker Corporation | Single pole double throw switch |
JP2000031167A (en) | 1998-05-01 | 2000-01-28 | Oki Electric Ind Co Ltd | Semiconductor device and method of manufacturing the same |
US6020848A (en) | 1998-01-27 | 2000-02-01 | The Boeing Company | Monolithic microwave integrated circuits for use in low-cost dual polarization phased-array antennas |
US6020781A (en) | 1996-12-27 | 2000-02-01 | Fujitsu Limited | Step-up circuit using two frequencies |
US6020778A (en) | 1997-04-24 | 2000-02-01 | Kabushiki Kaisha Toshiba | Transmission gate including body effect compensation circuit |
JP2000058842A (en) | 1998-08-07 | 2000-02-25 | Mitsubishi Electric Corp | Semiconductor device |
US6049110A (en) | 1996-06-26 | 2000-04-11 | Nec Corporation | Body driven SOI-MOS field effect transistor |
US6057723A (en) | 1997-01-13 | 2000-05-02 | Kabushiki Kaisha Toshiba | Phase shifter |
US6061267A (en) | 1998-09-28 | 2000-05-09 | Texas Instruments Incorporated | Memory circuits, systems, and methods with cells using back bias to control the threshold voltage of one or more corresponding cell transistors |
US6063686A (en) * | 1993-11-05 | 2000-05-16 | Masuda; Hiroo | Method of manufacturing an improved SOI (silicon-on-insulator) semiconductor integrated circuit device |
US6064872A (en) | 1991-03-12 | 2000-05-16 | Watkins-Johnson Company | Totem pole mixer having grounded serially connected stacked FET pair |
US6064253A (en) | 1998-04-20 | 2000-05-16 | Endgate Corporation | Multiple stage self-biasing RF transistor circuit |
US6064275A (en) | 1996-04-22 | 2000-05-16 | Mitsubishi Denki Kabushiki Kaisha | Internal voltage generation circuit having ring oscillator whose frequency changes inversely with power supply voltage |
EP1006584A2 (en) | 1998-12-03 | 2000-06-07 | Sharp Kabushiki Kaisha | Semiconductor device having SOI structure and manufacturing method thereof |
US6081165A (en) | 1997-07-25 | 2000-06-27 | Texas Instruments Incorporated | Ring oscillator |
US6081694A (en) | 1997-10-21 | 2000-06-27 | Matsushita Electric Industrial Co., Ltd. | Mobile telephone transmitter with internal auxiliary matching circuit |
JP2000188501A (en) | 1998-12-22 | 2000-07-04 | Mitsubishi Electric Corp | Semiconductor switch |
US6084255A (en) | 1998-01-29 | 2000-07-04 | Mitsubishi Denki Kabushiki Kaisha | Gate array semiconductor device |
US6087893A (en) | 1996-10-24 | 2000-07-11 | Toshiba Corporation | Semiconductor integrated circuit having suppressed leakage currents |
JP2000208614A (en) | 1999-01-14 | 2000-07-28 | Mitsubishi Electric Corp | Semiconductor device and production thereof |
US6100564A (en) | 1998-09-30 | 2000-08-08 | International Business Machines Corporation | SOI pass-gate disturb solution |
JP2000223713A (en) | 1999-02-02 | 2000-08-11 | Oki Electric Ind Co Ltd | Semiconductor element and its manufacture |
US6104061A (en) | 1997-07-08 | 2000-08-15 | Micron Technology, Inc. | Memory cell with vertical transistor and buried word and body lines |
US6107885A (en) | 1999-01-25 | 2000-08-22 | General Instrument Corporation | Wideband linear GaAsFET ternate cascode amplifier |
US6111778A (en) | 1999-05-10 | 2000-08-29 | International Business Machines Corporation | Body contacted dynamic memory |
US6114923A (en) | 1997-09-01 | 2000-09-05 | Nec Corporation | Switching circuit and semiconductor device |
JP2000243973A (en) | 1998-12-24 | 2000-09-08 | Mitsubishi Electric Corp | Semiconductor device, method of manufacturing the same, and method of designing semiconductor device |
US6118343A (en) | 1999-05-10 | 2000-09-12 | Tyco Electronics Logistics Ag | Power Amplifier incorporating single drain switch and single negative voltage generator |
US6122185A (en) | 1997-07-22 | 2000-09-19 | Seiko Instruments R&D Center Inc. | Electronic apparatus |
JP2000277703A (en) | 1999-03-25 | 2000-10-06 | Sanyo Electric Co Ltd | Switch circuit device |
US6130572A (en) | 1997-01-23 | 2000-10-10 | Stmicroelectronics S.R.L. | NMOS negative charge pump |
US6133752A (en) | 1997-09-25 | 2000-10-17 | Oki Electric Industry Co., Ltd. | Semiconductor integrated circuit having tri-state logic gate circuit |
JP2000294786A (en) | 1999-04-05 | 2000-10-20 | Nippon Telegr & Teleph Corp <Ntt> | High-frequency switch |
US6137367A (en) | 1998-03-24 | 2000-10-24 | Amcom Communications, Inc. | High power high impedance microwave devices for power applications |
JP2000311986A (en) | 1999-04-27 | 2000-11-07 | Mitsubishi Electric Corp | Digital high frequency analog hybrid ic chip, ic package and digital high frequency analog hybrid ic |
US6160292A (en) | 1997-04-23 | 2000-12-12 | International Business Machines Corporation | Circuit and methods to improve the operation of SOI devices |
US6169444B1 (en) | 1999-07-15 | 2001-01-02 | Maxim Integrated Products, Inc. | Pulse frequency operation of regulated charge pumps |
US6173235B1 (en) | 1996-04-11 | 2001-01-09 | Mitsubishi Denki Kabushiki Kaisha | Method of estimating lifetime of floating SOI-MOSFET |
US6172378B1 (en) | 1999-05-03 | 2001-01-09 | Silicon Wave, Inc. | Integrated circuit varactor having a wide capacitance range |
JP2001007332A (en) | 1999-06-21 | 2001-01-12 | Seiko Epson Corp | SOI structure MOS field effect transistor and method of manufacturing the same |
US6177826B1 (en) | 1997-12-01 | 2001-01-23 | Mitsubishi Denki Kabushiki Kaisha | Silicon-on-insulator circuit having series connected PMOS transistors each having connected body and gate |
US6188590B1 (en) | 1996-12-18 | 2001-02-13 | Macronix International Co., Ltd. | Regulator system for charge pump circuits |
US6188247B1 (en) | 1999-01-29 | 2001-02-13 | International Business Machines Corporation | Method and apparatus for elimination of parasitic bipolar action in logic circuits for history removal under stack contention including complementary oxide semiconductor (CMOS) silicon on insulator (SOI) elements |
US6191653B1 (en) | 1998-11-18 | 2001-02-20 | Ericsson Inc. | Circuit and method for linearizing amplitude modulation in a power amplifier |
US6191449B1 (en) | 1996-09-19 | 2001-02-20 | Kabushiki Kaisha Toshiba | SOI based transistor having an independent substrate potential control |
US6195307B1 (en) | 1997-02-26 | 2001-02-27 | Kabushiki Kaisha Toshiba | Booster circuit and semiconductor memory device having the same |
US6201761B1 (en) | 2000-01-26 | 2001-03-13 | Advanced Micro Devices, Inc. | Field effect transistor with controlled body bias |
JP2001089448A (en) | 1999-09-24 | 2001-04-03 | Yamanouchi Pharmaceut Co Ltd | Amide derivative |
USRE37124E1 (en) | 1993-04-30 | 2001-04-03 | Stmicroelectronics Limited | Ring oscillator using current mirror inverter stages |
JP2001094114A (en) | 1999-07-16 | 2001-04-06 | Seiko Epson Corp | Semiconductor device, semiconductor gate array, electro-optical device, and electronic equipment |
US6215360B1 (en) | 1998-02-23 | 2001-04-10 | Motorola, Inc. | Semiconductor chip for RF transceiver and power output circuit therefor |
US6218892B1 (en) | 1997-06-20 | 2001-04-17 | Intel Corporation | Differential circuits employing forward body bias |
US6218248B1 (en) | 1998-04-02 | 2001-04-17 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device and method for fabricating the same |
US6218890B1 (en) | 1998-07-14 | 2001-04-17 | Sanyo Electric Co., Ltd. | Switching circuit device and semiconductor device |
US6222394B1 (en) | 2000-02-03 | 2001-04-24 | International Business Machines Corporation | SOI CMOS sense amplifier with enhanced matching characteristics and sense point tolerance |
JP2001119281A (en) | 1999-10-19 | 2001-04-27 | Nippon Telegr & Teleph Corp <Ntt> | Selection circuit and logic circuit using it |
US6225866B1 (en) | 1994-05-31 | 2001-05-01 | Sharp Kabushiki Kaisha | Series connected multi-stage linear FET amplifier circuit |
US6239657B1 (en) | 1998-03-27 | 2001-05-29 | Rohde & Schwarz Gmbh & Co. Kg | Method and device for measuring the distortion of a high-frequency power amplifier and method and means for automatically equalizing a high-frequency power amplifier |
US6239649B1 (en) | 1999-04-20 | 2001-05-29 | International Business Machines Corporation | Switched body SOI (silicon on insulator) circuits and fabrication method therefor |
JP2001157487A (en) | 1999-11-26 | 2001-06-08 | Nissan Motor Co Ltd | Controller for electric rotating machine |
JP2001156182A (en) | 1999-11-30 | 2001-06-08 | Nec Corp | Semiconductor device and method of manufacturing the same |
US6249446B1 (en) | 2000-08-23 | 2001-06-19 | Intersil Americas Inc. | Cascadable, high efficiency charge pump circuit and related methods |
US6249027B1 (en) * | 1998-06-08 | 2001-06-19 | Sun Microsystems, Inc. | Partially depleted SOI device having a dedicated single body bias means |
US20010015461A1 (en) | 1999-12-08 | 2001-08-23 | Akihiko Ebina | SOI-structure MIS field-effect transistor and method of manufacturing the same |
US6281737B1 (en) | 1998-11-20 | 2001-08-28 | International Business Machines Corporation | Method and apparatus for reducing parasitic bipolar current in a silicon-on-insulator transistor |
US6288458B1 (en) | 1999-09-30 | 2001-09-11 | Honeywell International Inc. | Power stealing solid state switch |
US6297687B1 (en) | 1998-08-11 | 2001-10-02 | Oki Electric Industry Co., Ltd. | Drive control circuit of charged pump circuit |
US6297696B1 (en) | 2000-06-15 | 2001-10-02 | International Business Machines Corporation | Optimized power amplifier |
JP2001274265A (en) | 2000-03-28 | 2001-10-05 | Mitsubishi Electric Corp | Semiconductor device |
US6300796B1 (en) | 1999-02-19 | 2001-10-09 | Zilog, Inc. | High voltage PMOS level shifter |
US6304110B1 (en) | 1998-06-11 | 2001-10-16 | Mitsubishi Denki Kabushiki Kaisha | Buffer using dynamic threshold-voltage MOS transistor |
US20010031518A1 (en) | 1999-10-25 | 2001-10-18 | Samsung Electronics,Co. Ltd | Soi semiconductor integrated circuit for eliminating floating body effects in soi mosfets and method of fabricating the same |
US6310508B1 (en) | 2000-08-24 | 2001-10-30 | Agilent Technologies, Inc. | High frequency switch |
US6316983B1 (en) | 2000-07-26 | 2001-11-13 | Yrp Advanced Mobile Communication Systems Research Laboratories Co., Ltd. | Predistortion circuit |
US20010040479A1 (en) | 2000-03-03 | 2001-11-15 | Shuyun Zhang | Electronic switch |
US6320225B1 (en) | 1999-07-13 | 2001-11-20 | International Business Machines Corporation | SOI CMOS body contact through gate, self-aligned to source- drain diffusions |
US6337594B1 (en) | 1998-06-17 | 2002-01-08 | Hynix Semiconductor, Inc. | Charge pump circuit |
EP0851561B1 (en) | 1996-12-23 | 2002-02-27 | Texas Instruments Incorporated | Negative voltage charge pump, particularly for flash EEPROM memories. |
US6356536B1 (en) | 1998-09-30 | 2002-03-12 | Ericsson Inc. | Protective and decoupling shunt switch at LNA input for TDMA/TDD transceivers |
US6355957B1 (en) | 2000-01-05 | 2002-03-12 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having body potential fixing portion and closed-loop gate structure |
US20020029971A1 (en) | 1996-07-09 | 2002-03-14 | Nanogen, Inc. | Multiplexed active biologic array |
US6365488B1 (en) | 1998-03-05 | 2002-04-02 | Industrial Technology Research Institute | Method of manufacturing SOI wafer with buried layer |
WO2002027920A1 (en) | 2000-09-28 | 2002-04-04 | Koninklijke Philips Electronics N.V. | Cascode bootstrapped analog power amplifier circuit |
US6380796B2 (en) | 1999-11-05 | 2002-04-30 | Hitachi, Ltd. | Semiconductor power converting apparatus |
US6380802B1 (en) | 2000-12-29 | 2002-04-30 | Ericsson Inc. | Transmitter using input modulation for envelope restoration scheme for linear high-efficiency power amplification |
US6380793B1 (en) | 1999-10-28 | 2002-04-30 | Pixtech S.A. | Very high voltage switch |
US6387739B1 (en) | 1998-08-07 | 2002-05-14 | International Business Machines Corporation | Method and improved SOI body contact structure for transistors |
US6392440B2 (en) | 1998-06-04 | 2002-05-21 | Infineon Technologies Ag | 5V compliant transmission gate and the drive logic using 3.3V technology |
US6396325B2 (en) | 1999-12-03 | 2002-05-28 | Fairchild Semiconductor Corporation | High frequency MOSFET switch |
US6396352B1 (en) | 1999-08-27 | 2002-05-28 | Texas Instruments Incorporated | CMOS power amplifier for driving low impedance loads |
JP2002156602A (en) | 2000-08-10 | 2002-05-31 | Lg Electronics Inc | Total reflection prism system for digital micro mirror device and projector utilizing the same |
US6400211B1 (en) | 2000-09-19 | 2002-06-04 | Rohm Co., Ltd. | DC/DC converter |
JP2002164441A (en) | 2000-11-27 | 2002-06-07 | Matsushita Electric Ind Co Ltd | High frequency switch circuit device |
US6407427B1 (en) | 1999-11-05 | 2002-06-18 | Hyundai Electronics Industries Co., Ltd. | SOI wafer device and a method of fabricating the same |
US6407614B1 (en) | 2000-12-07 | 2002-06-18 | New Japan Radio Co., Ltd. | Semiconductor integrated switching circuit |
US6411156B1 (en) | 1997-06-20 | 2002-06-25 | Intel Corporation | Employing transistor body bias in controlling chip parameters |
US6411531B1 (en) | 2000-11-21 | 2002-06-25 | Linear Technology Corporation | Charge pump DC/DC converters with reduced input noise |
US20020079971A1 (en) | 2000-12-21 | 2002-06-27 | Philips Electronics North America Corp. | Compact cascode radio frequency CMOS power amplifier |
US6414863B1 (en) | 2001-08-30 | 2002-07-02 | Texas Instruments Incorporated | Frequency control circuit for unregulated inductorless DC/DC converters |
US20020093064A1 (en) | 2001-01-18 | 2002-07-18 | Satoshi Inaba | Semiconductor device and method of fabricating the same |
US6429487B1 (en) | 2000-07-18 | 2002-08-06 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having gate to body connection |
US6429632B1 (en) | 2000-02-11 | 2002-08-06 | Micron Technology, Inc. | Efficient CMOS DC-DC converters based on switched capacitor power supplies with inductive current limiters |
US6429723B1 (en) | 1999-11-18 | 2002-08-06 | Texas Instruments Incorporated | Integrated circuit with charge pump and method |
US6433589B1 (en) | 2001-04-12 | 2002-08-13 | International Business Machines Corporation | Sense amplifier and method for sensing signals in a silicon-on-insulator integrated circuit |
US6433587B1 (en) | 2000-03-17 | 2002-08-13 | International Business Machines Corporation | SOI CMOS dynamic circuits having threshold voltage control |
US20020115244A1 (en) | 2000-08-11 | 2002-08-22 | Sung-Bae Park | SOI MOSFET having body contact for preventing floating body effect and method of fabricating the same |
US6449465B1 (en) | 1999-12-20 | 2002-09-10 | Motorola, Inc. | Method and apparatus for linear amplification of a radio frequency signal |
US20020126767A1 (en) | 2001-01-25 | 2002-09-12 | Regents Of The University Of Minnesota | High linearity circuits and methods regarding same |
JP2002290104A (en) | 2001-03-27 | 2002-10-04 | Matsushita Electric Ind Co Ltd | High-frequency switching circuit and communication terminal equipment using the same |
US6461902B1 (en) | 2000-07-18 | 2002-10-08 | Institute Of Microelectronics | RF LDMOS on partial SOI substrate |
US6466082B1 (en) | 2000-05-17 | 2002-10-15 | Advanced Micro Devices, Inc. | Circuit technique to deal with floating body effects |
US6469568B2 (en) | 1999-12-24 | 2002-10-22 | Sharp Kabushiki Kaisha | Metal oxide semiconductor transistor circuit and semiconductor integrated circuit using the same |
US6486729B2 (en) | 2000-05-24 | 2002-11-26 | Kabushiki Kaisha Toshiba | Potential detector and semiconductor integrated circuit |
US6486511B1 (en) | 2001-08-30 | 2002-11-26 | Northrop Grumman Corporation | Solid state RF switch with high cutoff frequency |
US6498370B1 (en) | 1999-10-25 | 2002-12-24 | Samsung Electronics Co., Ltd. | SOI semiconductor integrated circuit for eliminating floating body effects in SOI MOSFETs and method of fabricating the same |
US20020195623A1 (en) | 1998-07-06 | 2002-12-26 | Masatada Horiuchi | Semiconductor integrated circuit and method for manufacturing the same |
US20030002452A1 (en) | 2001-06-26 | 2003-01-02 | Sahota Gurkanwal Singh | System and method for power control calibration and a wireless communication device |
US6504213B1 (en) | 1999-07-27 | 2003-01-07 | Seiko Epson Corporation | SOI-structure field-effect transistor and method of manufacturing the same |
US6504212B1 (en) | 2000-02-03 | 2003-01-07 | International Business Machines Corporation | Method and apparatus for enhanced SOI passgate operations |
US6509799B1 (en) | 2000-11-09 | 2003-01-21 | Intel Corporation | Electrically tuned integrated amplifier for wireless communications |
US6512269B1 (en) | 2000-09-07 | 2003-01-28 | International Business Machines Corporation | High-voltage high-speed SOI MOSFET |
US20030025159A1 (en) | 2001-06-27 | 2003-02-06 | Michiru Hogyoku | Semiconductor devices |
US6518645B2 (en) | 2001-03-30 | 2003-02-11 | Samsung Electronics Co., Ltd. | SOI-type semiconductor device and method of forming the same |
US6518829B2 (en) | 2000-12-04 | 2003-02-11 | United Memories, Inc. | Driver timing and circuit technique for a low noise charge pump circuit |
US6519191B1 (en) | 1999-10-28 | 2003-02-11 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device having an internal voltage generation circuit layout easily adaptable to change in specification |
US20030032396A1 (en) | 2001-08-07 | 2003-02-13 | Masahiro Tsuchiya | Electronic apparatus and wireless communication system |
JP2003047553A (en) | 2001-08-07 | 2003-02-18 | Nakahara Sanpodo:Kk | Buddhist altar fitting with tray |
JP2003060451A (en) | 2001-08-17 | 2003-02-28 | Mitsubishi Electric Corp | Complementary push-pull amplifier |
US6537861B1 (en) | 1998-08-29 | 2003-03-25 | International Business Machines Corporation | SOI transistor with body contact and method of forming same |
JP2003101407A (en) | 2001-09-21 | 2003-04-04 | Sharp Corp | Semiconductor integrated circuit |
US6559689B1 (en) | 2000-10-02 | 2003-05-06 | Allegro Microsystems, Inc. | Circuit providing a control voltage to a switch and including a capacitor |
US20030090313A1 (en) * | 2001-10-10 | 2003-05-15 | Burgener Mark L. | Switch circuit and method of switching radio frequency signals |
JP2003143004A (en) | 2001-11-06 | 2003-05-16 | Matsushita Electric Ind Co Ltd | Level shifter circuit |
JP2003167615A (en) | 2001-11-30 | 2003-06-13 | Toyota Motor Corp | Production planning apparatus and method |
JP2003189248A (en) | 2002-10-25 | 2003-07-04 | Toshiba Corp | Management system for digital information including video information |
US20030141543A1 (en) | 2002-01-31 | 2003-07-31 | International Business Machines Corporation | Body contact mosfet |
US6608789B2 (en) | 2001-12-21 | 2003-08-19 | Motorola, Inc. | Hysteresis reduced sense amplifier and method of operation |
US6608785B2 (en) | 2002-01-07 | 2003-08-19 | International Business Machines Corporation | Method and apparatus to ensure functionality and timing robustness in SOI circuits |
US20030160515A1 (en) | 2002-01-15 | 2003-08-28 | Luke Yu | Controllable broad-spectrum harmonic filter (cbf) for electrical power systems |
US6617933B2 (en) | 2000-09-29 | 2003-09-09 | Mitsubishi Denki Kabushiki Kaisha | VCO circuit with wide output frequency range and PLL circuit with the VCO circuit |
US20030181167A1 (en) | 2001-02-19 | 2003-09-25 | Sachio Iida | Switch device and portable communication terminal |
US6631505B2 (en) | 2000-11-29 | 2003-10-07 | Nec Electronics Corporation | Simulation circuit for MOS transistor, simulation testing method, netlist of simulation circuit and storage medium storing same |
US6632724B2 (en) | 1997-05-12 | 2003-10-14 | Silicon Genesis Corporation | Controlled cleaving process |
US20030201494A1 (en) | 2002-04-25 | 2003-10-30 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and method of manufacturing the same |
US6642578B1 (en) | 2002-07-22 | 2003-11-04 | Anadigics, Inc. | Linearity radio frequency switch with low control voltage |
US20030205760A1 (en) | 1997-02-28 | 2003-11-06 | Kabushiki Kaisha Toshiba | Method of manufacturing SOI element having body contact |
US6646305B2 (en) | 2001-07-25 | 2003-11-11 | International Business Machines Corporation | Grounded body SOI SRAM cell |
JP2003332583A (en) | 2002-05-15 | 2003-11-21 | Sony Corp | Semiconductor device and its manufacturing method |
US20030222313A1 (en) | 2002-05-30 | 2003-12-04 | Honeywell International Inc. | Self-aligned body tie for a partially depleted SOI device structure |
US20030224743A1 (en) | 2002-05-31 | 2003-12-04 | Kazuhisa Okada | Apparatus for radio telecommunication system and method of building up output power |
JP2003347553A (en) | 2002-05-30 | 2003-12-05 | Nec Compound Semiconductor Devices Ltd | High frequency circuit element |
US20030227056A1 (en) * | 2002-06-05 | 2003-12-11 | Hongmei Wang | Fully-depleted (FD) (SOI) MOSFET access transistor and method of fabrication |
US6670655B2 (en) | 2001-04-18 | 2003-12-30 | International Business Machines Corporation | SOI CMOS device with body to gate connection |
US20040004251A1 (en) | 2002-07-08 | 2004-01-08 | Madurawe Raminda U. | Insulated-gate field-effect thin film transistors |
US6677803B1 (en) | 2002-08-21 | 2004-01-13 | Oki Electric Industry Co., Ltd. | Semiconductor integrated circuit device |
US6677641B2 (en) | 2001-10-17 | 2004-01-13 | Fairchild Semiconductor Corporation | Semiconductor structure with improved smaller forward voltage loss and higher blocking capability |
US6684065B2 (en) | 1999-12-20 | 2004-01-27 | Broadcom Corporation | Variable gain amplifier for low voltage applications |
US6684055B1 (en) | 2000-01-18 | 2004-01-27 | Otis Elevator Company | System for remotely communicating voice and data to and from an elevator controller |
US20040021137A1 (en) * | 2001-06-18 | 2004-02-05 | Pierre Fazan | Semiconductor device |
US6693498B1 (en) | 2000-02-22 | 2004-02-17 | Murata Manufacturing Co. Ltd | SPDT switch and communication unit using the same |
US6693326B2 (en) | 2000-04-04 | 2004-02-17 | Sharp Kabushiki Kaisha | Semiconductor device of SOI structure |
US6698082B2 (en) | 2001-08-28 | 2004-03-02 | Texas Instruments Incorporated | Micro-electromechanical switch fabricated by simultaneous formation of a resistor and bottom electrode |
US6698498B1 (en) | 1999-04-08 | 2004-03-02 | Castrip, Llc | Casting strip |
US6704550B1 (en) | 1999-09-14 | 2004-03-09 | Sony Corporation | Antenna switching circuit and communication system using the same |
US6703863B2 (en) | 2002-01-15 | 2004-03-09 | Matsushita Electric Industrial Co., Ltd. | Level shift circuit |
US6711397B1 (en) | 2000-11-20 | 2004-03-23 | Ami Semiconductor, Inc. | Structures and methods for direct conversion from radio frequency modulated signals to baseband signals |
US6714065B2 (en) | 2001-10-26 | 2004-03-30 | Renesas Technology Corp. | Semiconductor device including power supply circuit conducting charge pumping operation |
US20040061130A1 (en) | 2000-03-30 | 2004-04-01 | Mayumi Morizuka | High electron mobility transistor and method of manufacturing the same |
US6717458B1 (en) | 2001-12-03 | 2004-04-06 | National Semiconductor Corporation | Method and apparatus for a DC-DC charge pump voltage converter-regulator circuit |
US20040080364A1 (en) | 2000-08-10 | 2004-04-29 | Sander Wendell B. | High-efficiency modulating RF amplifier |
US6730953B2 (en) | 2002-09-13 | 2004-05-04 | Mia-Com, Inc. | Apparatus, methods and articles of manufacture for a low control voltage switch |
JP2004147175A (en) | 2002-10-25 | 2004-05-20 | Renesas Technology Corp | Semiconductor device |
JP2004166470A (en) | 2002-11-13 | 2004-06-10 | Hitachi Lighting Ltd | Inverter system |
US20040121745A1 (en) | 2001-08-29 | 2004-06-24 | Meck Ronald A. | Method and apparatus for impedance matching in an amplifier using lumped and distributed inductance |
US20040129975A1 (en) | 2002-12-06 | 2004-07-08 | Nec Corporation | Semiconductor device and method for manufacturing the same |
US6762477B2 (en) | 2000-03-24 | 2004-07-13 | Renesas Technology Corp. | Semiconductor device |
JP2004199950A (en) | 2002-12-17 | 2004-07-15 | Shin Kobe Electric Mach Co Ltd | Method for manufacturing positive electrode plate for lead-acid battery |
US6769110B2 (en) * | 1997-12-26 | 2004-07-27 | Renesas Technology Corp. | Semiconductor integrated circuit device, storage medium on which cell library is stored and designing method for semiconductor integrated circuit |
US6774701B1 (en) | 2003-02-19 | 2004-08-10 | Raytheon Company | Method and apparatus for electronic switching with low insertion loss and high isolation |
US6781805B1 (en) | 1999-09-22 | 2004-08-24 | Kabushiki Kaisha Toshiba | Stacked MOSFET protection circuit |
US6788130B2 (en) | 2002-09-25 | 2004-09-07 | Texas Instruments Incorporated | Efficient charge pump capable of high voltage operation |
US6790747B2 (en) | 1997-05-12 | 2004-09-14 | Silicon Genesis Corporation | Method and device for controlled cleaving process |
US20040183588A1 (en) | 2001-04-17 | 2004-09-23 | Massachusetts Institute Of Technology | Adaptive power supply and substrate control for ultra low power digital processors using triple well control |
US20040183583A1 (en) | 2002-06-20 | 2004-09-23 | Matsushita Electric Industrial Co., Ltd. | Switching device |
US6801076B1 (en) | 2000-04-28 | 2004-10-05 | Micron Technology, Inc. | High output high efficiency low voltage charge pump |
US6803680B2 (en) | 2002-09-13 | 2004-10-12 | Mia-Com, Inc. | Apparatus, methods, and articles of manufacture for a switch having sharpened control voltage |
US6804506B1 (en) | 1998-03-19 | 2004-10-12 | Siemens Aktiengesellschaft | Method mobile station and radiocommunication system for controlling safety related functions in communication handling |
JP2004288978A (en) | 2003-03-24 | 2004-10-14 | Seiko Epson Corp | Semiconductor integrated device |
US20040204013A1 (en) | 2002-12-23 | 2004-10-14 | Qing Ma | Communication unit and switch unit |
US20040218442A1 (en) | 2002-08-29 | 2004-11-04 | Micron Technology, Inc. | Word line driver for negative voltage |
US6816001B2 (en) | 2001-11-09 | 2004-11-09 | Stmicroelectronics S.R.L. | Low power charge pump circuit |
US6816000B2 (en) | 2000-08-18 | 2004-11-09 | Texas Instruments Incorporated | Booster circuit |
US20040227565A1 (en) | 2003-05-13 | 2004-11-18 | Feng Chen | Method and structure for improving the linearity of MOS switches |
US6825730B1 (en) | 2003-03-31 | 2004-11-30 | Applied Micro Circuits Corporation | High-performance low-noise charge-pump for voltage controlled oscillator applications |
US20040242182A1 (en) | 2002-05-31 | 2004-12-02 | Kenichi Hidaka | High-frequency switch circuit and mobile telecommunications terminal device using the same |
US6830963B1 (en) | 2003-10-09 | 2004-12-14 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US6831847B2 (en) | 2000-11-20 | 2004-12-14 | Artesyn Technologies, Inc. | Synchronous rectifier drive circuit and power supply including same |
US6833745B2 (en) | 2002-04-30 | 2004-12-21 | Infineon Technologies Ag | Signal generator for charge pump in an integrated circuit |
JP2005051567A (en) | 2003-07-30 | 2005-02-24 | Casio Comput Co Ltd | Electronic camera device, alarm report method therefor, and program |
US6871059B1 (en) | 1999-06-16 | 2005-03-22 | Skyworks Solutions, Inc. | Passive balun FET mixer |
US6879502B2 (en) | 2002-06-13 | 2005-04-12 | Seiko Instruments Inc. | Power source inverter circuit |
US20050079829A1 (en) | 2003-10-08 | 2005-04-14 | Takashi Ogawa | Antenna switch |
US6882210B2 (en) | 2001-04-19 | 2005-04-19 | Sanyo Electric Co. Ltd. | Semiconductor switching device |
US6891234B1 (en) | 2004-01-07 | 2005-05-10 | Acorn Technologies, Inc. | Transistor with workfunction-induced charge layer |
US6898778B2 (en) | 2000-07-13 | 2005-05-24 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit and method of manufacturing the same |
US6903596B2 (en) | 2003-03-17 | 2005-06-07 | Mitsubishi Electric & Electronics U.S.A., Inc. | Method and system for impedance matched switching |
US20050122163A1 (en) | 2003-12-08 | 2005-06-09 | Northrop Grumman Corporation | EER modulator with power amplifier having feedback loop providing soft output impedance |
US20050121699A1 (en) | 2003-12-08 | 2005-06-09 | Xiangdong Chen | Dynamic threshold voltage MOSFET on SOI |
US20050127442A1 (en) | 2003-12-12 | 2005-06-16 | Surya Veeraraghavan | Method and apparatus for forming an SOI body-contacted transistor |
US6908832B2 (en) | 1997-08-29 | 2005-06-21 | Silicon Genesis Corporation | In situ plasma wafer bonding method |
US6917258B2 (en) | 2002-10-24 | 2005-07-12 | Matsushita Electric Industrial Co., Ltd. | High frequency switch |
JP2005203643A (en) | 2004-01-16 | 2005-07-28 | Eudyna Devices Inc | High-frequency switch |
US20050167751A1 (en) | 2004-02-02 | 2005-08-04 | Kabushiki Kaisha Toshiba | Semiconductor memory device for storing data as state of majority carriers accumulated in channel body and method of manufacturing the same |
US6933744B2 (en) | 2002-06-11 | 2005-08-23 | The Regents Of The University Of Michigan | Low-leakage integrated circuits and dynamic logic circuits |
US6934520B2 (en) | 2002-02-21 | 2005-08-23 | Semiconductor Components Industries, L.L.C. | CMOS current mode RF detector and method |
JP2005251931A (en) | 2004-03-03 | 2005-09-15 | Seiko Epson Corp | Termination circuit |
US6947720B2 (en) | 2000-10-17 | 2005-09-20 | Rf Micro Devices, Inc. | Low noise mixer circuit with improved gain |
US20050212595A1 (en) | 2004-02-09 | 2005-09-29 | Sony Ericsson Mobile Communications Japan, Inc. | Distortion compensating device and power amplifying device with distortion compensating function |
US6954623B2 (en) | 2003-03-18 | 2005-10-11 | Skyworks Solutions, Inc. | Load variation tolerant radio frequency (RF) amplifier |
US6968020B1 (en) | 2000-06-06 | 2005-11-22 | Conexant Systems, Inc. | System and method of frequency synthesis to avoid gaps and VCO pulling in direct broadcast satellite systems |
US6969668B1 (en) | 1999-04-21 | 2005-11-29 | Silicon Genesis Corporation | Treatment method of film quality for the manufacture of substrates |
US20050264341A1 (en) | 2004-05-31 | 2005-12-01 | Matsushita Electric Industrial Co., Ltd. | Semiconductor switch |
US6975271B2 (en) | 2003-02-26 | 2005-12-13 | Matsushita Electric Industrial Co., Ltd. | Antenna switch module, all-in-one communication module, communication apparatus and method for manufacturing antenna switch module |
US6978122B2 (en) | 2001-05-25 | 2005-12-20 | Kabushiki Kaisha Toshiba | High-frequency switching device incorporating an inverter circuit |
US6978437B1 (en) | 2000-10-10 | 2005-12-20 | Toppan Photomasks, Inc. | Photomask for eliminating antenna effects in an integrated circuit and integrated circuit manufacture with same |
US20060009164A1 (en) | 2004-07-07 | 2006-01-12 | Matsushita Electric Industrial Co., Ltd. | Radio frequency switching circuit |
US20060022526A1 (en) | 2004-07-27 | 2006-02-02 | David Cartalade | Asymmetric radio-frequency switch |
JP2000183353A5 (en) | 1998-12-14 | 2006-02-02 | ||
US7023260B2 (en) | 2003-06-30 | 2006-04-04 | Matrix Semiconductor, Inc. | Charge pump circuit incorporating corresponding parallel charge pump stages and method therefor |
US20060077082A1 (en) | 2001-02-12 | 2006-04-13 | Symbol Technologies, Inc. | Method, system, and apparatus for remote data calibration of a RFID tag population |
WO2006038190A1 (en) | 2004-10-08 | 2006-04-13 | Koninklijke Philips Electronics N.V. | Array of capacitors switched by mos transistors |
CN1256521C (en) | 2003-03-26 | 2006-05-17 | 浙江大学 | Frequency conversion volume speed regulation closed hydraulic control system |
US7057472B2 (en) | 2001-08-10 | 2006-06-06 | Hitachi Metals, Ltd. | Bypass filter, multi-band antenna switch circuit, and layered module composite part and communication device using them |
US7056808B2 (en) | 1999-08-10 | 2006-06-06 | Silicon Genesis Corporation | Cleaving process to fabricate multilayered substrates using low implantation doses |
US20060118884A1 (en) | 2004-11-05 | 2006-06-08 | Infineon Technologies Ag | High-frequency switching transistor and high-frequency circuit |
US20060161520A1 (en) | 2005-01-14 | 2006-07-20 | Microsoft Corporation | System and method for generating alternative search terms |
US7082293B1 (en) | 1999-10-21 | 2006-07-25 | Broadcom Corporation | Adaptive radio transceiver with CMOS offset PLL |
US7088971B2 (en) | 2004-06-23 | 2006-08-08 | Peregrine Semiconductor Corporation | Integrated RF front end |
US7092677B1 (en) | 2002-09-05 | 2006-08-15 | Analog Devices, Inc. | 2V SPDT switch for high power RF wireless applications |
US20060194567A1 (en) | 2001-10-10 | 2006-08-31 | Kelly Dylan J | Symmetrically and asymmetrically stacked transistor grouping RF switch |
US20060194558A1 (en) | 2005-02-03 | 2006-08-31 | Kelly Dylan J | Canceling harmonics in semiconductor RF switches |
US20060199563A1 (en) | 2005-02-09 | 2006-09-07 | Kelly Dylan J | Unpowered switch and bleeder circuit |
US7109532B1 (en) | 2003-12-23 | 2006-09-19 | Lee Zachary K | High Ion/Ioff SOI MOSFET using body voltage control |
US7129545B2 (en) | 2005-02-24 | 2006-10-31 | International Business Machines Corporation | Charge modulation network for multiple power domains for silicon-on-insulator technology |
US7132873B2 (en) | 2003-01-08 | 2006-11-07 | Emosyn America, Inc. | Method and apparatus for avoiding gated diode breakdown in transistor circuits |
US20060255852A1 (en) | 2005-05-13 | 2006-11-16 | Analog Devices, Inc. | Open drain driver, and a switch comprising the open drain driver |
US7138846B2 (en) | 2001-12-20 | 2006-11-21 | Matsushita Electric Industrial Co., Ltd. | Field effect transistor switch circuit |
US20060267093A1 (en) | 2004-06-30 | 2006-11-30 | Tang Stephen H | Floating-body dynamic random access memory and method of fabrication in tri-gate technology |
US20060270367A1 (en) | 2004-06-23 | 2006-11-30 | Burgener Mark L | Integrated RF front end with stacked transistor switch |
US20060281418A1 (en) | 2005-06-10 | 2006-12-14 | Huang Chun-Wen P | Device and methods for high isolation and interference suppression switch-filter |
US7161197B2 (en) | 2004-05-31 | 2007-01-09 | Matsushita Electric Industrial Co., Ltd. | RF switching circuit for use in mobile communication systems |
WO2007008934A1 (en) | 2005-07-11 | 2007-01-18 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of mosfets using an accumulated charge sink |
US20070023833A1 (en) | 2005-07-28 | 2007-02-01 | Serguei Okhonin | Method for reading a memory cell having an electrically floating body transistor, and memory cell and array implementing same |
US7173471B2 (en) | 2003-06-13 | 2007-02-06 | Matsushita Electric Industrial Co., Ltd. | High frequency switching circuit and semiconductor device |
US20070045697A1 (en) | 2005-08-31 | 2007-03-01 | International Business Machines Corporation | Body-contacted semiconductor structures and methods of fabricating such body-contacted semiconductor structures |
WO2007033045A2 (en) | 2005-09-12 | 2007-03-22 | Idaho Research Foundation, Inc. | Stacked mosfets |
US20070069291A1 (en) | 2005-07-11 | 2007-03-29 | Stuber Michael A | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US7199635B2 (en) | 2003-06-12 | 2007-04-03 | Matsushita Electric Industrial Co., Ltd. | High-frequency switching device and semiconductor |
US7202734B1 (en) | 1999-07-06 | 2007-04-10 | Frederick Herbert Raab | Electronically tuned power amplifier |
US7202712B2 (en) | 2000-08-10 | 2007-04-10 | University Of Southern California | Multiphase resonant pulse generators |
US7212788B2 (en) | 2002-08-13 | 2007-05-01 | Atheros Communications, Inc. | Method and apparatus for signal power loss reduction in RF communication systems |
US7266014B2 (en) | 2005-08-01 | 2007-09-04 | Macronix International Co., Ltd | Method of operating non-volatile memory device |
US7269392B2 (en) | 2003-08-27 | 2007-09-11 | Renesas Technology Corp. | Electric component for communication device and semiconductor device for switching transmission and reception |
US20070279120A1 (en) | 2003-12-15 | 2007-12-06 | Infineon Technologies Ag | Noise-Reducing Transistor Arrangement, Integrated Circuit, and Method for Reducing the Noise of Field Effect Transistors |
US7307490B2 (en) | 2003-10-09 | 2007-12-11 | Mitsubishi Denki Kabushiki Kaisha | High frequency switch device |
US20070290744A1 (en) | 2006-05-31 | 2007-12-20 | Masakazu Adachi | Radio frequency switching circuit, radio frequency switching device, and transmitter module device |
US20080034335A1 (en) | 2006-04-21 | 2008-02-07 | International Business Machines Corporation | Design Structures Incorporating Semiconductor Device Structures with Reduced Junction Capacitance and Drain Induced Barrier Lowering |
US7345342B2 (en) | 2001-01-30 | 2008-03-18 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
US7345521B2 (en) | 2002-05-17 | 2008-03-18 | Nec Corporation | High frequency switch circuit |
US20080076371A1 (en) | 2005-07-11 | 2008-03-27 | Alexander Dribinsky | Circuit and method for controlling charge injection in radio frequency switches |
US7391282B2 (en) | 2004-11-17 | 2008-06-24 | Matsushita Electric Industrial Co., Ltd. | Radio-frequency switch circuit and semiconductor device |
US7404157B2 (en) | 2002-12-25 | 2008-07-22 | Nec Corporation | Evaluation device and circuit design method used for the same |
US20080191788A1 (en) | 2007-02-08 | 2008-08-14 | International Business Machines Corporation | Soi mosfet device with adjustable threshold voltage |
US7432552B2 (en) | 2005-06-11 | 2008-10-07 | Seoul National University Industry Foundation | Body biasing structure of SOI |
JP4183008B2 (en) | 2007-02-28 | 2008-11-19 | 松下電工株式会社 | Micro relay |
US7457594B2 (en) | 2004-07-19 | 2008-11-25 | Cisco Technology, Inc. | Isolated sensor for an antenna |
US20080303080A1 (en) | 2005-06-21 | 2008-12-11 | Micron Technology, Inc. | Back-sided trapped non-volatile memory device |
US20090007036A1 (en) | 2007-06-29 | 2009-01-01 | International Business Machines Corporation | Integrated Fin-Local Interconnect Structure |
US20090029511A1 (en) | 2004-02-18 | 2009-01-29 | Koucheng Wu | NOR-type channel-program channel-erase contactless flash memory on SOI |
US7515882B2 (en) | 2002-12-17 | 2009-04-07 | Kelcourse Mark F | Apparatus, methods and articles of manufacture for a multi-band switch |
US7546089B2 (en) | 2004-12-23 | 2009-06-09 | Triquint Semiconductor, Inc. | Switchable directional coupler for use with RF devices |
US7551036B2 (en) | 2004-11-23 | 2009-06-23 | Universitat Stuttgart | Power amplifier for amplifying high-frequency (H.F.) signals |
US20090181630A1 (en) | 2008-01-15 | 2009-07-16 | Kabushiki Kaisha Toshiba | Radio frequency switch circuit |
WO2009108391A1 (en) | 2008-02-28 | 2009-09-03 | Peregrine Semiconductor Corporation | Method and apparatus for use in digitally tuning a capacitor in an integrated circuit device |
US7616482B2 (en) | 2004-02-24 | 2009-11-10 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US7659152B2 (en) | 2002-08-29 | 2010-02-09 | Micron Technology, Inc. | Localized biasing for silicon on insulator structures |
JP2010506156A (en) | 2006-10-06 | 2010-02-25 | テールズ | Hybrid INS / GNSS system with integrity monitoring and integrity monitoring method |
US7710189B2 (en) | 2005-05-27 | 2010-05-04 | Nec Electronics Corporation | Semiconductor device for RF switching |
US7719343B2 (en) | 2003-09-08 | 2010-05-18 | Peregrine Semiconductor Corporation | Low noise charge pump method and apparatus |
US7733156B2 (en) | 2003-09-04 | 2010-06-08 | Infineon Technologies Ag | Transistor arrangement, integrated circuit and method for operating field effect transistors |
US7756494B2 (en) | 2006-06-19 | 2010-07-13 | Renesas Technology Corp. | RF power amplifier |
US7786807B1 (en) | 2009-04-23 | 2010-08-31 | Broadcom Corporation | Cascode CMOS RF power amplifier with programmable feedback cascode bias under multiple supply voltages |
US7808342B2 (en) | 2006-10-02 | 2010-10-05 | Skyworks Solutions, Inc. | Harmonic phase tuning filter for RF switches |
US7817966B2 (en) | 2007-07-13 | 2010-10-19 | Skyworks Solutions, Inc. | Switching device with reduced intermodulation distortion |
US20100327948A1 (en) | 2009-06-29 | 2010-12-30 | Sige Semiconductor Inc. | Switching Circuit |
US20100330938A1 (en) | 2008-03-13 | 2010-12-30 | Freescale Semiconductor, Inc. | Power detector |
US7868683B2 (en) | 2008-08-12 | 2011-01-11 | Infineon Technologies Ag | Switch using an accelerating element |
US7936213B2 (en) | 2008-08-28 | 2011-05-03 | Xronet Corporation | Doherty amplifier and signal amplification system having the same, method for amplifying signal |
US7960772B2 (en) | 2007-04-26 | 2011-06-14 | Peregrine Semiconductor Corporation | Tuning capacitance to enhance FET stack voltage withstand |
US7982265B2 (en) | 2003-05-20 | 2011-07-19 | Fairchild Semiconductor Corporation | Trenched shield gate power semiconductor devices and methods of manufacture |
US8008988B1 (en) | 2008-02-20 | 2011-08-30 | Triquint Semiconductor, Inc. | Radio frequency switch with improved intermodulation distortion through use of feed forward capacitor |
US20110260780A1 (en) | 2010-04-27 | 2011-10-27 | Rf Micro Devices, Inc. | High power fet switch |
US20110299437A1 (en) | 2010-06-03 | 2011-12-08 | Broadcom Corporation | Front end module with compensating duplexer |
US8103226B2 (en) | 2008-10-28 | 2012-01-24 | Skyworks Solutions, Inc. | Power amplifier saturation detection |
US8111104B2 (en) | 2010-01-25 | 2012-02-07 | Peregrine Semiconductor Corporation | Biasing methods and devices for power amplifiers |
US8131225B2 (en) | 2008-12-23 | 2012-03-06 | International Business Machines Corporation | BIAS voltage generation circuit for an SOI radio frequency switch |
US20120064952A1 (en) | 2010-09-14 | 2012-03-15 | Renesas Electronics Corporation | Radio Frequency Module Having an Isolation Mode Between Transmission Mode and Power Saving Mode |
WO2012054642A1 (en) | 2010-10-20 | 2012-04-26 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of mosfets using an accumulated charge sink - harmonic wrinkle reduction |
US8195103B2 (en) | 2006-02-15 | 2012-06-05 | Texas Instruments Incorporated | Linearization of a transmit amplifier |
US8232627B2 (en) | 2009-09-21 | 2012-07-31 | International Business Machines Corporation | Integrated circuit device with series-connected field effect transistors and integrated voltage equalization and method of forming the device |
US8253494B2 (en) | 2009-12-15 | 2012-08-28 | Nxp B.V. | Doherty amplifier with composed transfer characteristic having multiple peak amplifiers |
US20120267719A1 (en) | 2005-07-11 | 2012-10-25 | Brindle Christopher N | Method and Apparatus for use in Improving Linearity of MOSFETS using an Accumulated Charge Sink-Harmonic Wrinkle Reduction |
US8330519B2 (en) | 2010-07-09 | 2012-12-11 | Sige Semiconductor Inc. | System and method of transistor switch biasing in a high power semiconductor switch |
US8350624B2 (en) | 2010-09-01 | 2013-01-08 | Peregrine Semiconductor Corporation | Amplifiers and related biasing methods and devices |
US20130009725A1 (en) | 2009-10-16 | 2013-01-10 | Ferfics Limited | Switching System and Method |
US20130015717A1 (en) | 2011-07-13 | 2013-01-17 | Dykstra Jeffrey A | Method and Apparatus for Transistor Switch Isolation |
US8427241B2 (en) | 2011-05-24 | 2013-04-23 | Amcom Communications, Inc. | High efficiency, high frequency amplifiers |
US8461903B1 (en) | 2009-09-11 | 2013-06-11 | Rf Micro Devices, Inc. | SOI switch enhancement |
US8487706B2 (en) | 2010-01-25 | 2013-07-16 | Peregrine Semiconductor Corporation | Stacked linear power amplifier with capacitor feedback and resistor isolation |
US8527949B1 (en) | 2001-11-19 | 2013-09-03 | Cypress Semiconductor Corporation | Graphical user interface for dynamically reconfiguring a programmable device |
US8529949B2 (en) | 2005-03-17 | 2013-09-10 | Synthon Bv | Pharmaceutical tablets of crystalline type II aripiprazole |
JP5299995B2 (en) | 2008-08-26 | 2013-09-25 | アルパイン株式会社 | Map display device |
US20130278317A1 (en) | 2010-04-27 | 2013-10-24 | Rf Micro Devices, Inc. | Switchable capacitive elements for programmable capacitor arrays |
US20140028521A1 (en) | 2012-07-27 | 2014-01-30 | Rf Micro Devices, Inc. | Tuner topology for wide bandwidth |
US8680928B2 (en) | 2012-03-29 | 2014-03-25 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Power amplifier including variable capacitor circuit |
US20140087673A1 (en) | 2012-09-23 | 2014-03-27 | Dsp Group, Ltd. | CMOS Based TX/RX Switch |
US8729948B2 (en) | 2012-01-20 | 2014-05-20 | Samsung Electro-Mechanics Co., Ltd. | High frequency switch |
US8779859B2 (en) | 2012-08-08 | 2014-07-15 | Qualcomm Incorporated | Multi-cascode amplifier bias techniques |
JP5575348B1 (en) | 2014-01-20 | 2014-08-20 | 株式会社Leap | Connector manufacturing method |
US20150022256A1 (en) | 2012-07-07 | 2015-01-22 | Skyworks Solutions, Inc. | Radio-frequency switches having gate bias and frequency-tuned body bias |
US20150236691A1 (en) | 2014-02-18 | 2015-08-20 | Acco | Switch Controls |
US9160292B2 (en) | 2013-10-08 | 2015-10-13 | Peregrine Semiconductor Corporation | Load compensation in RF amplifiers |
US9178493B1 (en) | 2013-09-30 | 2015-11-03 | Peregrine Semiconductor Corporation | Mismatch detection using replica circuit |
US9184709B2 (en) | 2013-10-08 | 2015-11-10 | Peregrine Semiconductor Corporation | Resonant pre-driver for switching amplifier |
US9219445B2 (en) | 2012-12-28 | 2015-12-22 | Peregrine Semiconductor Corporation | Optimization methods for amplifier with variable supply power |
US9276526B2 (en) | 2013-09-27 | 2016-03-01 | Peregrine Semiconductor Corporation | Amplifier with variable feedback impedance |
US20160064561A1 (en) | 2005-07-11 | 2016-03-03 | Peregrine Semiconductor Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs Using an Accumulated Charge Sink-Harmonic Wrinkle Reduction |
US9331738B2 (en) | 2010-10-06 | 2016-05-03 | Peregrine Semiconductor Corporation | Method, system, and apparatus for RF switching amplifier |
US9419560B2 (en) | 2014-05-23 | 2016-08-16 | Qualcomm Incorporated | Low power multi-stacked power amplifier |
US9438223B2 (en) | 2014-05-20 | 2016-09-06 | Qualcomm Incorporated | Transistor based switch stack having filters for preserving AC equipotential nodes |
US9467124B2 (en) | 2014-09-30 | 2016-10-11 | Skyworks Solutions, Inc. | Voltage generator with charge pump and related methods and apparatus |
US20160329891A1 (en) | 2015-05-06 | 2016-11-10 | Infineon Technologies Ag | System and Method for a Driving a Radio Frequency Switch |
JP6112795B2 (en) | 2012-07-13 | 2017-04-12 | スリーエム イノベイティブ プロパティズ カンパニー | Wire connector |
US9673155B2 (en) | 2014-02-14 | 2017-06-06 | Peregrine Semiconductor Corporation | Integrated tunable filter architecture |
US9948281B2 (en) | 2016-09-02 | 2018-04-17 | Peregrine Semiconductor Corporation | Positive logic digitally tunable capacitor |
US20180138272A1 (en) | 2015-04-14 | 2018-05-17 | Mitsubishi Electric Corporation | Semiconductor device |
US20180145678A1 (en) | 2016-11-18 | 2018-05-24 | Qorvo Us, Inc. | Stacked field-effect transistor switch |
JP6334506B2 (en) | 2010-06-08 | 2018-05-30 | ザ ユニバーシティ オブ ユタ リサーチ ファウンデイション | Use of partially and fully sulfated hyaluronan |
US10122356B2 (en) | 2016-09-20 | 2018-11-06 | Kabushiki Kaisha Toshiba | Semiconductor switch |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000183353A (en) | 1998-12-14 | 2000-06-30 | Mitsubishi Electric Corp | Semiconductor integrated circuit |
US7023030B2 (en) | 1999-02-24 | 2006-04-04 | Quantum Semiconductor, Llc | Misfet |
JP2002151526A (en) * | 2000-09-04 | 2002-05-24 | Seiko Epson Corp | Method of manufacturing field effect transistor and electronic device |
US7221011B2 (en) * | 2001-09-07 | 2007-05-22 | Power Integrations, Inc. | High-voltage vertical transistor with a multi-gradient drain doping profile |
US7847344B2 (en) | 2002-07-08 | 2010-12-07 | Micron Technology, Inc. | Memory utilizing oxide-nitride nanolaminates |
US7382021B2 (en) * | 2002-08-12 | 2008-06-03 | Acorn Technologies, Inc. | Insulated gate field-effect transistor having III-VI source/drain layer(s) |
JP4236442B2 (en) * | 2002-10-17 | 2009-03-11 | 三洋電機株式会社 | Switch circuit device |
US20050247978A1 (en) * | 2003-07-09 | 2005-11-10 | Weng Jian-Gang | Solution-processed thin film transistor |
US6917082B1 (en) * | 2004-01-26 | 2005-07-12 | Altera Corporation | Gate-body cross-link circuitry for metal-oxide-semiconductor transistor circuits |
US7304354B2 (en) * | 2004-02-17 | 2007-12-04 | Silicon Space Technology Corp. | Buried guard ring and radiation hardened isolation structures and fabrication methods |
USRE48965E1 (en) * | 2005-07-11 | 2022-03-08 | Psemi Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
-
2019
- 2019-12-11 US US16/710,998 patent/USRE48965E1/en active Active
-
2020
- 2020-01-09 US US16/739,081 patent/US11201245B2/en active Active
-
2021
- 2021-12-13 US US17/549,839 patent/US11901459B2/en active Active
-
2024
- 2024-02-12 US US18/439,664 patent/US20240266441A1/en active Pending
Patent Citations (781)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3470443A (en) | 1967-12-07 | 1969-09-30 | Nasa | Positive dc to negative dc converter |
US3878450A (en) | 1970-04-29 | 1975-04-15 | Greatbatch W Ltd | Controlled voltage multiplier providing pulse output |
US3646361A (en) | 1970-10-16 | 1972-02-29 | Hughes Aircraft Co | High-speed sample and hold signal level comparator |
US3699359A (en) | 1971-04-20 | 1972-10-17 | Philco Ford Corp | Electronic latching device |
US3731112A (en) | 1971-12-15 | 1973-05-01 | A Smith | Regulated power supply with diode capacitor matrix |
US3943428A (en) | 1973-11-23 | 1976-03-09 | General Electric Company | DC to DC Voltage converter |
US3942047A (en) | 1974-06-03 | 1976-03-02 | Motorola, Inc. | MOS DC Voltage booster circuit |
US3988727A (en) | 1974-06-24 | 1976-10-26 | P. R. Mallory & Co., Inc. | Timed switching circuit |
US3955353A (en) | 1974-07-10 | 1976-05-11 | Optel Corporation | Direct current power converters employing digital techniques used in electronic timekeeping apparatus |
US3983414A (en) | 1975-02-10 | 1976-09-28 | Fairchild Camera And Instrument Corporation | Charge cancelling structure and method for integrated circuits |
US3975671A (en) | 1975-02-24 | 1976-08-17 | Intel Corporation | Capacitive voltage converter employing CMOS switches |
US4068295A (en) | 1975-08-14 | 1978-01-10 | Ebauches S.A. | Voltage multiplier for an electronic time apparatus |
USRE31749E (en) | 1975-09-03 | 1984-11-27 | Hitachi, Ltd. | Class B FET amplifier circuit |
US4053916A (en) | 1975-09-04 | 1977-10-11 | Westinghouse Electric Corporation | Silicon on sapphire MOS transistor |
US4053916B1 (en) | 1975-09-04 | 1983-03-08 | ||
US4061929A (en) | 1975-09-22 | 1977-12-06 | Kabushiki Kaisha Daini Seikosha | Circuit for obtaining DC voltage higher than power source voltage |
US4047091A (en) | 1976-07-21 | 1977-09-06 | National Semiconductor Corporation | Capacitive voltage multiplier |
US4079336A (en) | 1976-12-22 | 1978-03-14 | National Semiconductor Corporation | Stacked transistor output amplifier |
US4106086A (en) | 1976-12-29 | 1978-08-08 | Rca Corporation | Voltage multiplier circuit |
US4186436A (en) | 1977-01-27 | 1980-01-29 | Canon Kabushiki Kaisha | Booster circuit |
US4145719A (en) | 1977-09-28 | 1979-03-20 | Gte Sylvania Incorporated | Multi-channel video switch using dual-gate MOS-FETS |
US4139826A (en) | 1977-12-27 | 1979-02-13 | Rca Corporation | Crystal overtone oscillator using cascade connected transistors |
US4317055A (en) | 1978-05-24 | 1982-02-23 | Hitachi, Ltd. | High-voltage circuit for insulated gate field-effect transistor |
US4244000A (en) | 1978-11-28 | 1981-01-06 | Nippon Telegraph And Telephone Public Corporation | PNPN Semiconductor switches |
US4316101A (en) | 1978-11-30 | 1982-02-16 | Licentia-Patent-Verwaltungs-G.M.B.H. | Circuit for switching and transmitting alternating voltages |
US4256977A (en) | 1978-12-26 | 1981-03-17 | Honeywell Inc. | Alternating polarity power supply control apparatus |
US4241316A (en) | 1979-01-18 | 1980-12-23 | Lawrence Kavanau | Field effect transconductance amplifiers |
US4390798A (en) | 1979-11-22 | 1983-06-28 | Fujitsu Limited | Bias-voltage generator |
US4367421A (en) | 1980-04-21 | 1983-01-04 | Reliance Electric Company | Biasing methods and circuits for series connected transistor switches |
US4321661A (en) | 1980-12-23 | 1982-03-23 | Gte Laboratories Incorporated | Apparatus for charging a capacitor |
US4739191A (en) | 1981-04-27 | 1988-04-19 | Signetics Corporation | Depletion-mode FET for the regulation of the on-chip generated substrate bias voltage |
US4559709A (en) | 1981-12-23 | 1985-12-24 | Schlumberger Technology Corporation | Apparatus for measuring the internal dimensions of a tube, notably in a well, and displacement measurement method applicable to such an apparatus |
US4460952A (en) | 1982-05-13 | 1984-07-17 | Texas Instruments Incorporated | Electronic rectifier/multiplier/level shifter |
US4485433A (en) | 1982-12-22 | 1984-11-27 | Ncr Corporation | Integrated circuit dual polarity high voltage multiplier for extended operating temperature range |
US4633106A (en) | 1983-05-27 | 1986-12-30 | Itt Industries, Inc. | MOS bootstrap push-pull stage |
US4638184A (en) | 1983-09-22 | 1987-01-20 | Oki Electric Industry Co., Ltd. | CMOS bias voltage generating circuit |
WO1986001037A1 (en) | 1984-08-01 | 1986-02-13 | American Telephone & Telegraph Company | Semiconductor-on-insulator (soi) devices and soi ic fabrication method |
US4703196A (en) | 1984-08-13 | 1987-10-27 | Fujitsu Limited | High voltage precharging circuit |
US4748485A (en) | 1985-03-21 | 1988-05-31 | Hughes Aircraft Company | Opposed dual-gate hybrid structure for three-dimensional integrated circuits |
US4621315A (en) | 1985-09-03 | 1986-11-04 | Motorola, Inc. | Recirculating MOS charge pump |
US4777577A (en) | 1985-10-01 | 1988-10-11 | Maxim Integrated Products, Inc. | Integrated dual charge pump power supply and RS-232 transmitter/receiver |
US4897774A (en) | 1985-10-01 | 1990-01-30 | Maxim Integrated Products | Integrated dual charge pump power supply and RS-232 transmitter/receiver |
US4679134A (en) | 1985-10-01 | 1987-07-07 | Maxim Integrated Products, Inc. | Integrated dual charge pump power supply and RS-232 transmitter/receiver |
US4809056A (en) | 1985-10-31 | 1989-02-28 | Fujitsu Limited | Semiconductor device having a silicon on insulator structure |
JPH0434980Y2 (en) | 1986-06-30 | 1992-08-19 | ||
US4769784A (en) | 1986-08-19 | 1988-09-06 | Advanced Micro Devices, Inc. | Capacitor-plate bias generator for CMOS DRAM memories |
US4736169A (en) | 1986-09-29 | 1988-04-05 | Hughes Aircraft Company | Voltage controlled oscillator with frequency sensitivity control |
US4810911A (en) | 1986-11-14 | 1989-03-07 | Nec Corp | FET switch circuit having small insertion loss and exhibiting stable operation |
US4752699A (en) | 1986-12-19 | 1988-06-21 | International Business Machines Corp. | On chip multiple voltage generation using a charge pump and plural feedback sense circuits |
US4825145A (en) | 1987-01-14 | 1989-04-25 | Hitachi, Ltd. | Constant current circuit |
US4839787A (en) | 1987-05-20 | 1989-06-13 | Matsushita Electric Industrial Co., Ltd. | Integrated high voltage generating system |
US4746960A (en) | 1987-07-27 | 1988-05-24 | General Motors Corporation | Vertical depletion-mode j-MOSFET |
US5081706A (en) | 1987-07-30 | 1992-01-14 | Texas Instruments Incorporated | Broadband merged switch |
US4847519A (en) | 1987-10-14 | 1989-07-11 | Vtc Incorporated | Integrated, high speed, zero hold current and delay compensated charge pump |
US4883976A (en) | 1987-12-02 | 1989-11-28 | Xicor, Inc. | Low power dual-mode CMOS bias voltage generator |
US4891609A (en) | 1987-12-22 | 1990-01-02 | U.S. Philips Corporation | Ring oscillator |
US4849651A (en) | 1988-02-24 | 1989-07-18 | Hughes Aircraft Company | Two-state, bilateral, single-pole, double-throw, half-bridge power-switching apparatus and power supply means for such electronic power switching apparatus |
JPH01254014A (en) | 1988-04-04 | 1989-10-11 | Toshiba Corp | Power amplifier |
US4985647A (en) | 1988-06-21 | 1991-01-15 | Nec Corporation | CMOS transfer switch free from malfunction on noise signal |
US5148393A (en) | 1988-07-07 | 1992-09-15 | Kabushiki Kaisha Toshiba | Mos dynamic semiconductor memory cell |
US4906587A (en) | 1988-07-29 | 1990-03-06 | Texas Instruments Incorporated | Making a silicon-on-insulator transistor with selectable body node to source node connection |
US5138190A (en) | 1988-09-13 | 1992-08-11 | Kabushiki Kaisha Toshiba | Charge pump circuit |
US5125007A (en) | 1988-11-25 | 1992-06-23 | Mitsubishi Denki Kabushiki Kaisha | Thin-film soi-mosfet with a body region |
US4929855A (en) | 1988-12-09 | 1990-05-29 | Grumman Corporation | High frequency switching device |
US4939485A (en) | 1988-12-09 | 1990-07-03 | Varian Associates, Inc. | Microwave field effect switch |
US5313083A (en) | 1988-12-16 | 1994-05-17 | Raytheon Company | R.F. switching circuits |
US5001528A (en) | 1989-01-31 | 1991-03-19 | The United States Of America As Represented By The Secretary Of The Air Force | Radiation hardened CMOS on SOI or SOS devices |
US5029282A (en) | 1989-02-16 | 1991-07-02 | Kabushiki Kaisha Toshiba | Voltage regulator circuit |
EP0385641B1 (en) | 1989-02-28 | 1995-01-04 | AT&T Corp. | A high efficiency UHF linear power amplifier |
US4893070A (en) | 1989-02-28 | 1990-01-09 | The United States Of America As Represented By The Secretary Of The Air Force | Domino effect shunt voltage regulator |
US4890077A (en) | 1989-03-28 | 1989-12-26 | Teledyne Mec | FET monolithic microwave integrated circuit variable attenuator |
US5012123A (en) | 1989-03-29 | 1991-04-30 | Hittite Microwave, Inc. | High-power rf switching system |
US4984040A (en) | 1989-06-15 | 1991-01-08 | Xerox Corporation | High voltage thin film transistor with second gate |
US5068626A (en) | 1989-06-27 | 1991-11-26 | Sony Corporation | Charge pump circuit |
US5107152A (en) | 1989-09-08 | 1992-04-21 | Mia-Com, Inc. | Control component for a three-electrode device |
US5283457A (en) | 1989-10-02 | 1994-02-01 | Texas Instruments Incorporated | Semiconductor on insulator transistor |
US5095348A (en) | 1989-10-02 | 1992-03-10 | Texas Instruments Incorporated | Semiconductor on insulator transistor |
US5032799A (en) | 1989-10-04 | 1991-07-16 | Westinghouse Electric Corp. | Multistage cascode radio frequency amplifier |
US5023494A (en) | 1989-10-20 | 1991-06-11 | Raytheon Company | High isolation passive switch |
US5023494B1 (en) | 1989-10-20 | 1992-10-27 | Raytheon Co | |
US5350957A (en) | 1989-10-20 | 1994-09-27 | Texas Instrument Incorporated | Electronic switch controlled by plural inputs |
US4999585A (en) | 1989-11-06 | 1991-03-12 | Burr-Brown Corporation | Circuit technique for cancelling non-linear capacitor-induced harmonic distortion |
US5038325A (en) | 1990-03-26 | 1991-08-06 | Micron Technology Inc. | High efficiency charge pump circuit |
US5061911A (en) | 1990-04-03 | 1991-10-29 | Motorola, Inc. | Single fault/tolerant MMIC switches |
US5193198A (en) | 1990-05-07 | 1993-03-09 | Seiko Epson Corporation | Method and apparatus for reduced power integrated circuit operation |
US5319604A (en) | 1990-05-08 | 1994-06-07 | Texas Instruments Incorporated | Circuitry and method for selectively switching negative voltages in CMOS integrated circuits |
US5345422A (en) | 1990-07-31 | 1994-09-06 | Texas Instruments Incorporated | Power up detection circuit |
US5081371A (en) | 1990-11-07 | 1992-01-14 | U.S. Philips Corp. | Integrated charge pump circuit with back bias voltage reduction |
JPH04183008A (en) | 1990-11-16 | 1992-06-30 | Nippon Telegr & Teleph Corp <Ntt> | High frequency amplifier |
US5146178A (en) | 1990-11-16 | 1992-09-08 | Nippon Telegraph And Telephone Company | Impedance-matched, class F high-frequency amplifier |
US5041797A (en) | 1990-11-19 | 1991-08-20 | Harris Corporation | Micro-power gain lattice |
US5111375A (en) | 1990-12-20 | 1992-05-05 | Texas Instruments Incorporated | Charge pump |
US5124762A (en) | 1990-12-31 | 1992-06-23 | Honeywell Inc. | Gaas heterostructure metal-insulator-semiconductor integrated circuit technology |
US5061907A (en) | 1991-01-17 | 1991-10-29 | National Semiconductor Corporation | High frequency CMOS VCO with gain constant and duty cycle compensation |
US6064872A (en) | 1991-03-12 | 2000-05-16 | Watkins-Johnson Company | Totem pole mixer having grounded serially connected stacked FET pair |
US5157279A (en) | 1991-05-28 | 1992-10-20 | Samsung Electronics Co., Ltd. | Data output driver with substrate biasing producing high output gain |
US5126590A (en) | 1991-06-17 | 1992-06-30 | Micron Technology, Inc. | High efficiency charge pump |
JPH0746109Y2 (en) | 1991-08-01 | 1995-10-25 | 株式会社共栄社 | Mower |
US5274343A (en) | 1991-08-06 | 1993-12-28 | Raytheon Company | Plural switch circuits having RF propagation networks and RF terminations |
US5212456A (en) | 1991-09-03 | 1993-05-18 | Allegro Microsystems, Inc. | Wide-dynamic-range amplifier with a charge-pump load and energizing circuit |
US5375256A (en) | 1991-09-04 | 1994-12-20 | Nec Corporation | Broadband radio transceiver |
JPH0770245B2 (en) | 1991-11-06 | 1995-07-31 | 株式会社大阪サイレン製作所 | Rotation warning light |
US5392205A (en) | 1991-11-07 | 1995-02-21 | Motorola, Inc. | Regulated charge pump and method therefor |
US5285367A (en) | 1992-02-07 | 1994-02-08 | Power Integrations, Inc. | Linear load circuit to control switching power supplies under minimum load conditions |
US5208557A (en) | 1992-02-18 | 1993-05-04 | Texas Instruments Incorporated | Multiple frequency ring oscillator |
US5182529A (en) | 1992-03-06 | 1993-01-26 | Micron Technology, Inc. | Zero crossing-current ring oscillator for substrate charge pump |
US5272457A (en) | 1992-03-10 | 1993-12-21 | Harris Corporation | High isolation integrated switch circuit |
JPH07106937B2 (en) | 1992-03-16 | 1995-11-15 | 日本碍子株式会社 | β-alumina solid electrolyte |
US5477184A (en) | 1992-04-15 | 1995-12-19 | Sanyo Electric Co., Ltd. | Fet switching circuit for switching between a high power transmitting signal and a lower power receiving signal |
JPH05299995A (en) | 1992-04-24 | 1993-11-12 | Nippon Telegr & Teleph Corp <Ntt> | Micro wave semiconductor switch |
US5306954A (en) | 1992-06-04 | 1994-04-26 | Sipex Corporation | Charge pump with symmetrical +V and -V outputs |
US5807772A (en) | 1992-06-09 | 1998-09-15 | Semiconductor Energy Laboratory Co., Ltd. | Method for forming semiconductor device with bottom gate connected to source or drain |
JPH06112795A (en) | 1992-07-31 | 1994-04-22 | Hewlett Packard Co <Hp> | Signal changeover circuit and signal generation circuit |
US5317181A (en) | 1992-09-10 | 1994-05-31 | United Technologies Corporation | Alternative body contact for fully-depleted silicon-on-insulator transistors |
US5589793A (en) | 1992-10-01 | 1996-12-31 | Sgs-Thomson Microelectronics S.A. | Voltage booster circuit of the charge-pump type with bootstrapped oscillator |
US5392186A (en) | 1992-10-19 | 1995-02-21 | Intel Corporation | Providing various electrical protections to a CMOS integrated circuit |
US5629655A (en) | 1992-10-27 | 1997-05-13 | Ericsson Inc. | Integrated distributed RC low-pass filters |
US5446418A (en) | 1992-11-06 | 1995-08-29 | Mitsubishi Denki Kabushiki Kaisha | Ring oscillator and constant voltage generation circuit |
US5488243A (en) | 1992-12-04 | 1996-01-30 | Nippondenso Co., Ltd. | SOI MOSFET with floating gate |
US5578853A (en) | 1992-12-10 | 1996-11-26 | Sony Corporation | Semiconductor memory cell having information storage transistor and switching transistor |
US5581106A (en) | 1992-12-10 | 1996-12-03 | Sony Corporation | Semiconductor memory cell having information storage transistor and switching transistor |
US5422590A (en) | 1993-01-05 | 1995-06-06 | Texas Instruments Incorporated | High voltage negative charge pump with low voltage CMOS transistors |
US5465061A (en) | 1993-03-03 | 1995-11-07 | U.S. Philips Corporation | Low-consumption low-noise charge-pump circuit |
US5554892A (en) | 1993-04-28 | 1996-09-10 | Nec Corproation | Signal processing circuit for switch capable of reducing insertion loss |
EP0622901B1 (en) | 1993-04-28 | 1999-02-03 | Nec Corporation | Signal processing circuit and control method with switch capable of reducing insertion loss |
JPH06314985A (en) | 1993-04-28 | 1994-11-08 | Nec Corp | Portable radio device |
USRE37124E1 (en) | 1993-04-30 | 2001-04-03 | Stmicroelectronics Limited | Ring oscillator using current mirror inverter stages |
JPH06334506A (en) | 1993-05-21 | 1994-12-02 | Sony Corp | Switch for signal switching |
EP0625831B1 (en) | 1993-05-21 | 2003-08-06 | Sony Corporation | Switch for radio transceiver |
US5548239A (en) | 1993-05-21 | 1996-08-20 | Sony Corporation | Radio receiver-transmitter apparatus and signal changeover switch |
US5757170A (en) | 1993-05-25 | 1998-05-26 | Micron Technology, Inc. | Method and apparatus for reducing current supplied to an integrated circuit useable in a computer system |
US5808505A (en) | 1993-05-25 | 1998-09-15 | Nec Corporation | Substrate biasing circuit having controllable ring oscillator |
US5535160A (en) | 1993-07-05 | 1996-07-09 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit |
US5596205A (en) | 1993-07-12 | 1997-01-21 | Peregrine Semiconductor Corporation | High-frequency wireless communication system on a single ultrathin silicon on sapphire chip |
US5663570A (en) | 1993-07-12 | 1997-09-02 | Peregrine Semiconductor Corporation | High-frequency wireless communication system on a single ultrathin silicon on sapphire chip |
US5492857A (en) | 1993-07-12 | 1996-02-20 | Peregrine Semiconductor Corporation | High-frequency wireless communication system on a single ultrathin silicon on sapphire chip |
US5863823A (en) | 1993-07-12 | 1999-01-26 | Peregrine Semiconductor Corporation | Self-aligned edge control in silicon on insulator |
US5416043A (en) | 1993-07-12 | 1995-05-16 | Peregrine Semiconductor Corporation | Minimum charge FET fabricated on an ultrathin silicon on sapphire wafer |
US5973363A (en) | 1993-07-12 | 1999-10-26 | Peregrine Semiconductor Corp. | CMOS circuitry with shortened P-channel length on ultrathin silicon on insulator |
US5973382A (en) | 1993-07-12 | 1999-10-26 | Peregrine Semiconductor Corporation | Capacitor on ultrathin semiconductor on insulator |
US5883396A (en) | 1993-07-12 | 1999-03-16 | Peregrine Semiconductor Corporation | High-frequency wireless communication system on a single ultrathin silicon on sapphire chip |
US5572040A (en) | 1993-07-12 | 1996-11-05 | Peregrine Semiconductor Corporation | High-frequency wireless communication system on a single ultrathin silicon on sapphire chip |
US5600169A (en) | 1993-07-12 | 1997-02-04 | Peregrine Semiconductor Corporation | Minimum charge FET fabricated on an ultrathin silicon on sapphire wafer |
US5861336A (en) | 1993-07-12 | 1999-01-19 | Peregrine Semiconductor Corporation | High-frequency wireless communication system on a single ultrathin silicon on sapphire chip |
US5930638A (en) | 1993-07-12 | 1999-07-27 | Peregrine Semiconductor Corp. | Method of making a low parasitic resistor on ultrathin silicon on insulator |
US6057555A (en) | 1993-07-12 | 2000-05-02 | Peregrine Semiconductor Corporation | High-frequency wireless communication system on a single ultrathin silicon on sapphire chip |
US5895957A (en) | 1993-07-12 | 1999-04-20 | Peregrine Semiconductor Corporation | Minimum charge FET fabricated on an ultrathin silicon on sapphire wafer |
US5455794A (en) | 1993-09-10 | 1995-10-03 | Intel Corporation | Method and apparatus for controlling the output current provided by a charge pump circuit |
US5422586A (en) | 1993-09-10 | 1995-06-06 | Intel Corporation | Apparatus for a two phase bootstrap charge pump |
JPH0823270B2 (en) | 1993-09-28 | 1996-03-06 | 稔 山本 | Strip type wing rib and H-shaped steel support with wing rib |
US5448207A (en) | 1993-09-30 | 1995-09-05 | Sony Corporation | Attenuator circuit apparatus |
US5349306A (en) | 1993-10-25 | 1994-09-20 | Teledyne Monolithic Microwave | Apparatus and method for high performance wide-band power amplifier monolithic microwave integrated circuits |
US6063686A (en) * | 1993-11-05 | 2000-05-16 | Masuda; Hiroo | Method of manufacturing an improved SOI (silicon-on-insulator) semiconductor integrated circuit device |
US5610533A (en) | 1993-11-29 | 1997-03-11 | Mitsubishi Denki Kabushiki Kaisha | Switched substrate bias for logic circuits |
US5375257A (en) | 1993-12-06 | 1994-12-20 | Raytheon Company | Microwave switch |
US5493249A (en) | 1993-12-06 | 1996-02-20 | Micron Technology, Inc. | System powered with inter-coupled charge pumps |
US5597739A (en) | 1994-01-19 | 1997-01-28 | Sony Corporation | MOS transistor and method for making the same |
US5600588A (en) | 1994-01-24 | 1997-02-04 | Fujitsu Limited | Data retention circuit and semiconductor memory device using the same |
WO1995023460A1 (en) | 1994-02-28 | 1995-08-31 | Qualcomm Incorporated | Method and apparatus for correction and limitation of transmitter power on the reverse link of a mobile radio telephone system |
US5553295A (en) | 1994-03-23 | 1996-09-03 | Intel Corporation | Method and apparatus for regulating the output voltage of negative charge pumps |
US5786617A (en) | 1994-04-01 | 1998-07-28 | National Semiconductor Corporation | High voltage charge pump using low voltage type transistors |
US6225866B1 (en) | 1994-05-31 | 2001-05-01 | Sharp Kabushiki Kaisha | Series connected multi-stage linear FET amplifier circuit |
US5442327A (en) | 1994-06-21 | 1995-08-15 | Motorola, Inc. | MMIC tunable biphase modulator |
US5594371A (en) | 1994-06-28 | 1997-01-14 | Nippon Telegraph And Telephone Corporation | Low voltage SOI (Silicon On Insulator) logic circuit |
US5405795A (en) | 1994-06-29 | 1995-04-11 | International Business Machines Corporation | Method of forming a SOI transistor having a self-aligned body contact |
US5729039A (en) | 1994-06-29 | 1998-03-17 | International Business Machines Corporation | SOI transistor having a self-aligned body contact |
US5677649A (en) | 1994-08-17 | 1997-10-14 | Micron Technology, Inc. | Frequency-variable oscillator controlled high efficiency charge pump |
JPH0870245A (en) | 1994-08-29 | 1996-03-12 | Hitachi Ltd | Low distortion switch |
US5774792A (en) | 1994-08-29 | 1998-06-30 | Hitachi, Ltd. | Low distortion switch |
US5784687A (en) | 1994-08-30 | 1998-07-21 | Matsushita Electric Industrial Co., Ltd. | Transmitting-receiving circuit for radiocommunication apparatus, semiconductor integrated circuit device including the circuit, and radiocommunication apparatus including the same |
JPH08307305A (en) | 1994-08-30 | 1996-11-22 | Matsushita Electric Ind Co Ltd | Transmitting/receiving circuit for communication radio equipment, semiconductor integrated circuit device and the communication radio equipment |
US5559368A (en) | 1994-08-30 | 1996-09-24 | The Regents Of The University Of California | Dynamic threshold voltage mosfet having gate to body connection for ultra-low voltage operation |
US5587604A (en) | 1994-09-22 | 1996-12-24 | International Business Machines Corporation | Contacted body silicon-on-insulator field effect transistor |
JPH08148949A (en) | 1994-11-18 | 1996-06-07 | Fujitsu Ltd | High frequency amplifier |
US5903178A (en) | 1994-12-16 | 1999-05-11 | Matsushita Electronics Corporation | Semiconductor integrated circuit |
US5825227A (en) | 1995-01-23 | 1998-10-20 | Sony Corporation | Switching circuit at high frequency with low insertion loss |
US5717356A (en) | 1995-01-23 | 1998-02-10 | Sony Corporation | Low insertion loss switch |
US5969560A (en) | 1995-01-23 | 1999-10-19 | Sony Corporation | Switching circuit at high frequency with low insertion loss |
US5892260A (en) | 1995-01-27 | 1999-04-06 | Nec Corporation | SOI-type semiconductor device with variable threshold voltages |
US5814899A (en) | 1995-01-27 | 1998-09-29 | Nec Corporation | SOI-type semiconductor device with variable threshold voltages |
US5553012A (en) | 1995-03-10 | 1996-09-03 | Motorola, Inc. | Exponentiation circuit utilizing shift means and method of using same |
US5670907A (en) | 1995-03-14 | 1997-09-23 | Lattice Semiconductor Corporation | VBB reference for pumped substrates |
JPH08251012A (en) | 1995-03-15 | 1996-09-27 | Mitsubishi Electric Corp | Cmos logic circuit |
US5748016A (en) | 1995-03-22 | 1998-05-05 | Nec Corporation | Driver circuit |
US5672992A (en) | 1995-04-11 | 1997-09-30 | International Rectifier Corporation | Charge pump circuit for high side switch |
US5821769A (en) | 1995-04-21 | 1998-10-13 | Nippon Telegraph And Telephone Corporation | Low voltage CMOS logic circuit with threshold voltage control |
US5731607A (en) | 1995-04-24 | 1998-03-24 | Sony Corporation | Semiconductor integrated circuit device |
US5926466A (en) | 1995-05-16 | 1999-07-20 | Matsushita Electric Industrial Co., Ltd. | Time division multiple access FDD wireless unit and time division multiple access FDD/TDD dual mode wireless unit |
JPH08330930A (en) | 1995-06-05 | 1996-12-13 | Matsushita Electron Corp | Semiconductor device |
US5889428A (en) | 1995-06-06 | 1999-03-30 | Ramtron International Corporation | Low loss, regulated charge pump with integrated ferroelectric capacitors |
US5804858A (en) | 1995-06-08 | 1998-09-08 | Taiwan Semiconductor Manufacturing, Ltd. | Body contacted SOI MOSFET |
JPH098621A (en) | 1995-06-16 | 1997-01-10 | Nec Corp | Fet switch circuit |
JPH098627A (en) | 1995-06-20 | 1997-01-10 | Matsushita Electric Ind Co Ltd | Two-terminal to plurally common terminal matrix switch |
US5576647A (en) | 1995-06-22 | 1996-11-19 | Marvell Technology Group, Ltd. | Charge pump for phase lock loop |
US5694308A (en) | 1995-07-03 | 1997-12-02 | Motorola, Inc. | Method and apparatus for regulated low voltage charge pump |
US5818283A (en) | 1995-07-13 | 1998-10-06 | Japan Radio Co., Ltd. | High power FET switch |
US5519360A (en) | 1995-07-24 | 1996-05-21 | Micron Technology, Inc. | Ring oscillator enable circuit with immediate shutdown |
US5812939A (en) | 1995-08-10 | 1998-09-22 | Sony Corporation | Switch semiconductor integrated circuit and communication terminal device |
US5864328A (en) | 1995-09-01 | 1999-01-26 | Sharp Kabushiki Kaisha | Driving method for a liquid crystal display apparatus |
JPH0992785A (en) | 1995-09-27 | 1997-04-04 | Mitsubishi Electric Corp | Gaas integrated circuit, its circuit system and semiconductor integrated circuit |
US5748053A (en) | 1995-09-28 | 1998-05-05 | Kabushiki Kaisha Toshiba | Switching circuit |
US5698877A (en) | 1995-10-31 | 1997-12-16 | Gonzalez; Fernando | Charge-pumping to increase electron collection efficiency |
US5793246A (en) | 1995-11-08 | 1998-08-11 | Altera Corporation | High voltage pump scheme incorporating an overlapping clock |
JPH09148587A (en) | 1995-11-28 | 1997-06-06 | Sony Corp | Semiconductor device |
US5699018A (en) | 1995-12-08 | 1997-12-16 | Mitsubishi Denki Kabushiki Kaisha | Negative voltage generator |
JPH09163721A (en) | 1995-12-08 | 1997-06-20 | Mitsubishi Electric Corp | Negative voltage generating circuit |
US5892400A (en) | 1995-12-15 | 1999-04-06 | Anadigics, Inc. | Amplifier using a single polarity power supply and including depletion mode FET and negative voltage generator |
JPH09181641A (en) | 1995-12-22 | 1997-07-11 | Sharp Corp | High frequency switch |
US5801577A (en) | 1995-12-26 | 1998-09-01 | Sgs-Thomson Microelectronics S.A. | High voltage generator |
EP0782267A2 (en) | 1995-12-27 | 1997-07-02 | Nec Corporation | Semiconductor switch |
US5681761A (en) | 1995-12-28 | 1997-10-28 | Philips Electronics North America Corporation | Microwave power SOI-MOSFET with high conductivity metal gate |
JPH09186501A (en) | 1995-12-28 | 1997-07-15 | Nec Corp | Semiconductor device |
JPH09200074A (en) | 1996-01-11 | 1997-07-31 | Hitachi Ltd | Antenna switch |
US5878331A (en) | 1996-01-22 | 1999-03-02 | Mitsubishi Denki Kabushiki Kaisha | Integrated circuit |
JPH09200021A (en) | 1996-01-22 | 1997-07-31 | Mitsubishi Electric Corp | Integrated circuit |
US5917362A (en) | 1996-01-29 | 1999-06-29 | Sony Corporation | Switching circuit |
JPH09270659A (en) | 1996-01-31 | 1997-10-14 | Matsushita Electric Ind Co Ltd | Switch attenuator |
US5777530A (en) | 1996-01-31 | 1998-07-07 | Matsushita Electric Industrial Co., Ltd. | Switch attenuator |
EP0788185B1 (en) | 1996-01-31 | 2002-05-02 | Matsushita Electric Industrial Co., Ltd. | Switch attenuator |
JPH09238059A (en) | 1996-02-29 | 1997-09-09 | Sanyo Electric Co Ltd | Switch circuit device |
US6081443A (en) | 1996-03-04 | 2000-06-27 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
US5877978A (en) | 1996-03-04 | 1999-03-02 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
US5734291A (en) | 1996-03-11 | 1998-03-31 | Telcom Semiconductor, Inc. | Power saving technique for battery powered devices |
US5973636A (en) | 1996-03-12 | 1999-10-26 | Fujitsu Ltd. | Radar apparatus with a simplified construction |
JPH09243738A (en) | 1996-03-12 | 1997-09-19 | Fujitsu Ltd | Radar equipment |
US6173235B1 (en) | 1996-04-11 | 2001-01-09 | Mitsubishi Denki Kabushiki Kaisha | Method of estimating lifetime of floating SOI-MOSFET |
JPH09284170A (en) | 1996-04-12 | 1997-10-31 | Matsushita Electric Ind Co Ltd | Antenna switch and switch power amplifier integrated semiconductor device |
JPH09284114A (en) | 1996-04-19 | 1997-10-31 | Toshiba Microelectron Corp | Analog input circuit |
US6064275A (en) | 1996-04-22 | 2000-05-16 | Mitsubishi Denki Kabushiki Kaisha | Internal voltage generation circuit having ring oscillator whose frequency changes inversely with power supply voltage |
JPH09298493A (en) | 1996-04-26 | 1997-11-18 | Toyo Commun Equip Co Ltd | Transmitter, receiver and communication system |
US5689144A (en) | 1996-05-15 | 1997-11-18 | Siliconix Incorporated | Four-terminal power MOSFET switch having reduced threshold voltage and on-resistance |
US5930605A (en) | 1996-05-20 | 1999-07-27 | Digital Equipment Corporation | Compact self-aligned body contact silicon-on-insulator transistors |
US5767721A (en) | 1996-06-06 | 1998-06-16 | Itt Industries, Inc. | Switch circuit for FET devices having negative threshold voltages which utilize a positive voltage only |
JPH09326642A (en) | 1996-06-06 | 1997-12-16 | Mitsubishi Electric Corp | Integrated circuit device |
US5760652A (en) | 1996-06-06 | 1998-06-02 | Mitsubishi Denki Kabushiki Kaisha | Integrated circuit device |
US6049110A (en) | 1996-06-26 | 2000-04-11 | Nec Corporation | Body driven SOI-MOS field effect transistor |
US5767549A (en) | 1996-07-03 | 1998-06-16 | International Business Machines Corporation | SOI CMOS structure |
US20020029971A1 (en) | 1996-07-09 | 2002-03-14 | Nanogen, Inc. | Multiplexed active biologic array |
US5818289A (en) | 1996-07-18 | 1998-10-06 | Micron Technology, Inc. | Clocking scheme and charge transfer switch for increasing the efficiency of a charge pump or other circuit |
US5874849A (en) | 1996-07-19 | 1999-02-23 | Texas Instruments Incorporated | Low voltage, high current pump for flash memory |
US6308047B1 (en) | 1996-08-05 | 2001-10-23 | Mitsubishi Denki Kabushiki Kaisha | Radio-frequency integrated circuit for a radio-frequency wireless transmitter-receiver with reduced influence by radio-frequency power leakage |
WO1998006174A1 (en) | 1996-08-05 | 1998-02-12 | Mitsubishi Denki Kabushiki Kaisha | High-frequency integrated circuit for high-frequency radio transmitter-receiver suppressed in influence of high-frequency power leakage |
JPH1079467A (en) | 1996-09-04 | 1998-03-24 | Mitsubishi Electric Corp | Semiconductor device |
US5874836A (en) | 1996-09-06 | 1999-02-23 | International Business Machines Corporation | High reliability I/O stacked fets |
US5818278A (en) | 1996-09-06 | 1998-10-06 | Mitsubishi Denki Kabushiki Kaisha | Level shift circuit |
JPH1093471A (en) | 1996-09-11 | 1998-04-10 | Murata Mfg Co Ltd | Signal changeover switch |
US5774411A (en) | 1996-09-12 | 1998-06-30 | International Business Machines Corporation | Methods to enhance SOI SRAM cell stability |
US6191449B1 (en) | 1996-09-19 | 2001-02-20 | Kabushiki Kaisha Toshiba | SOI based transistor having an independent substrate potential control |
US5818099A (en) | 1996-10-03 | 1998-10-06 | International Business Machines Corporation | MOS high frequency switch circuit using a variable well bias |
US6087893A (en) | 1996-10-24 | 2000-07-11 | Toshiba Corporation | Semiconductor integrated circuit having suppressed leakage currents |
US6392467B1 (en) | 1996-10-24 | 2002-05-21 | Toshiba Corporation | Semiconductor integrated circuit |
US5920233A (en) | 1996-11-18 | 1999-07-06 | Peregrine Semiconductor Corp. | Phase locked loop including a sampling circuit for reducing spurious side bands |
US6188590B1 (en) | 1996-12-18 | 2001-02-13 | Macronix International Co., Ltd. | Regulator system for charge pump circuits |
US5753955A (en) | 1996-12-19 | 1998-05-19 | Honeywell Inc. | MOS device having a gate to body connection with a body injection current limiting feature for use on silicon on insulator substrates |
EP0851561B1 (en) | 1996-12-23 | 2002-02-27 | Texas Instruments Incorporated | Negative voltage charge pump, particularly for flash EEPROM memories. |
JPH10242477A (en) | 1996-12-26 | 1998-09-11 | Hitachi Ltd | Semiconductor device and manufacturing method thereof |
US6020781A (en) | 1996-12-27 | 2000-02-01 | Fujitsu Limited | Step-up circuit using two frequencies |
US6057723A (en) | 1997-01-13 | 2000-05-02 | Kabushiki Kaisha Toshiba | Phase shifter |
US6130572A (en) | 1997-01-23 | 2000-10-10 | Stmicroelectronics S.R.L. | NMOS negative charge pump |
US5821800A (en) | 1997-02-11 | 1998-10-13 | Advanced Micro Devices, Inc. | High-voltage CMOS level shifter |
JPH10242829A (en) | 1997-02-24 | 1998-09-11 | Sanyo Electric Co Ltd | Switch circuit device |
US5945867A (en) | 1997-02-24 | 1999-08-31 | Sanyo Electric Co., Ltd. | Switch circuit device |
US5912560A (en) | 1997-02-25 | 1999-06-15 | Waferscale Integration Inc. | Charge pump circuit for voltage boosting in integrated semiconductor circuits |
US6195307B1 (en) | 1997-02-26 | 2001-02-27 | Kabushiki Kaisha Toshiba | Booster circuit and semiconductor memory device having the same |
US6094088A (en) | 1997-02-26 | 2000-07-25 | Nec Corporation | Radio frequency switch circuit having resistors connected to back gates of transistors |
JPH10242826A (en) | 1997-02-26 | 1998-09-11 | Nec Corp | High frequency switch circuit |
US20030205760A1 (en) | 1997-02-28 | 2003-11-06 | Kabushiki Kaisha Toshiba | Method of manufacturing SOI element having body contact |
US5883541A (en) | 1997-03-05 | 1999-03-16 | Nec Corporation | High frequency switching circuit |
US5818766A (en) | 1997-03-05 | 1998-10-06 | Integrated Silicon Solution Inc. | Drain voltage pump circuit for nonvolatile memory device |
US5892382A (en) | 1997-03-25 | 1999-04-06 | Mitsubishi Denki Kabushiki Kaisha | Current mode logic circuit, source follower circuit and flip flop circuit |
JPH10284736A (en) | 1997-04-07 | 1998-10-23 | Motorola Inc | Semiconductor device and manufacturing method thereof |
US5920093A (en) | 1997-04-07 | 1999-07-06 | Motorola, Inc. | SOI FET having gate sub-regions conforming to t-shape |
US5880620A (en) | 1997-04-22 | 1999-03-09 | Xilinx, Inc. | Pass gate circuit with body bias control |
US6160292A (en) | 1997-04-23 | 2000-12-12 | International Business Machines Corporation | Circuit and methods to improve the operation of SOI devices |
US7405982B1 (en) | 1997-04-23 | 2008-07-29 | International Business Machines Corporation | Methods to improve the operation of SOI devices |
US6020778A (en) | 1997-04-24 | 2000-02-01 | Kabushiki Kaisha Toshiba | Transmission gate including body effect compensation circuit |
US6790747B2 (en) | 1997-05-12 | 2004-09-14 | Silicon Genesis Corporation | Method and device for controlled cleaving process |
US6632724B2 (en) | 1997-05-12 | 2003-10-14 | Silicon Genesis Corporation | Controlled cleaving process |
JPH10335901A (en) | 1997-06-04 | 1998-12-18 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor switch |
US5784311A (en) | 1997-06-13 | 1998-07-21 | International Business Machines Corporation | Two-device memory cell on SOI for merged logic and memory applications |
US6218892B1 (en) | 1997-06-20 | 2001-04-17 | Intel Corporation | Differential circuits employing forward body bias |
US6411156B1 (en) | 1997-06-20 | 2002-06-25 | Intel Corporation | Employing transistor body bias in controlling chip parameters |
JPH1126776A (en) | 1997-07-02 | 1999-01-29 | Mitsubishi Electric Corp | Dual gate fet and high frequency circuit using the same |
US6104061A (en) | 1997-07-08 | 2000-08-15 | Micron Technology, Inc. | Memory cell with vertical transistor and buried word and body lines |
US6122185A (en) | 1997-07-22 | 2000-09-19 | Seiko Instruments R&D Center Inc. | Electronic apparatus |
US6081165A (en) | 1997-07-25 | 2000-06-27 | Texas Instruments Incorporated | Ring oscillator |
US6908832B2 (en) | 1997-08-29 | 2005-06-21 | Silicon Genesis Corporation | In situ plasma wafer bonding method |
US6114923A (en) | 1997-09-01 | 2000-09-05 | Nec Corporation | Switching circuit and semiconductor device |
JPH11112316A (en) | 1997-09-18 | 1999-04-23 | Samsung Electron Co Ltd | Switch circuit using MESFET |
US6130570A (en) | 1997-09-18 | 2000-10-10 | Samsung Electronics Co., Ltd. | MESFET circuit utilizing only positive power supplies |
US5973364A (en) | 1997-09-19 | 1999-10-26 | Kabushiki Kaisha Toshiba | MIS semiconductor device having body-contact region |
US6133752A (en) | 1997-09-25 | 2000-10-17 | Oki Electric Industry Co., Ltd. | Semiconductor integrated circuit having tri-state logic gate circuit |
US6081694A (en) | 1997-10-21 | 2000-06-27 | Matsushita Electric Industrial Co., Ltd. | Mobile telephone transmitter with internal auxiliary matching circuit |
US6563366B1 (en) | 1997-10-30 | 2003-05-13 | Sony Corporation | High-frequency Circuit |
JPH11136111A (en) | 1997-10-30 | 1999-05-21 | Sony Corp | High frequency circuit |
EP0913939B1 (en) | 1997-10-30 | 2003-12-10 | Sony Corporation | High-frequency circuit |
JPH11163704A (en) | 1997-11-25 | 1999-06-18 | Sharp Corp | High frequency switch circuit |
US5953557A (en) | 1997-11-28 | 1999-09-14 | Nec Corporation | Image forming apparatus with controlled toner charging voltage |
US6177826B1 (en) | 1997-12-01 | 2001-01-23 | Mitsubishi Denki Kabushiki Kaisha | Silicon-on-insulator circuit having series connected PMOS transistors each having connected body and gate |
JPH11163642A (en) | 1997-12-01 | 1999-06-18 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device and high frequency circuit using it |
US6769110B2 (en) * | 1997-12-26 | 2004-07-27 | Renesas Technology Corp. | Semiconductor integrated circuit device, storage medium on which cell library is stored and designing method for semiconductor integrated circuit |
WO1999035695A1 (en) | 1998-01-09 | 1999-07-15 | Infineon Technologies Ag | Silicon on insulator high-voltage switch |
US6066993A (en) | 1998-01-16 | 2000-05-23 | Mitsubishi Denki Kabushiki Kaisha | Duplexer circuit apparatus provided with amplifier and impedance matching inductor |
DE19832565C2 (en) | 1998-01-16 | 2002-03-07 | Mitsubishi Electric Corp | Duplex circuit equipped with an amplifier and an impedance matching coil |
JPH11205188A (en) | 1998-01-16 | 1999-07-30 | Mitsubishi Electric Corp | Transmission/reception switching circuit |
US6020848A (en) | 1998-01-27 | 2000-02-01 | The Boeing Company | Monolithic microwave integrated circuits for use in low-cost dual polarization phased-array antennas |
US6084255A (en) | 1998-01-29 | 2000-07-04 | Mitsubishi Denki Kabushiki Kaisha | Gate array semiconductor device |
US5945879A (en) | 1998-02-05 | 1999-08-31 | The Regents Of The University Of California | Series-connected microwave power amplifiers with voltage feedback and method of operation for the same |
US5969571A (en) | 1998-02-17 | 1999-10-19 | Harris Corporation | Pulse duration amplifier system |
US6215360B1 (en) | 1998-02-23 | 2001-04-10 | Motorola, Inc. | Semiconductor chip for RF transceiver and power output circuit therefor |
US5990580A (en) | 1998-03-05 | 1999-11-23 | The Whitaker Corporation | Single pole double throw switch |
US6365488B1 (en) | 1998-03-05 | 2002-04-02 | Industrial Technology Research Institute | Method of manufacturing SOI wafer with buried layer |
JPH11274804A (en) | 1998-03-19 | 1999-10-08 | Sharp Corp | High frequency switch |
US6804506B1 (en) | 1998-03-19 | 2004-10-12 | Siemens Aktiengesellschaft | Method mobile station and radiocommunication system for controlling safety related functions in communication handling |
US6137367A (en) | 1998-03-24 | 2000-10-24 | Amcom Communications, Inc. | High power high impedance microwave devices for power applications |
US6239657B1 (en) | 1998-03-27 | 2001-05-29 | Rohde & Schwarz Gmbh & Co. Kg | Method and device for measuring the distortion of a high-frequency power amplifier and method and means for automatically equalizing a high-frequency power amplifier |
US6218248B1 (en) | 1998-04-02 | 2001-04-17 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device and method for fabricating the same |
US6064253A (en) | 1998-04-20 | 2000-05-16 | Endgate Corporation | Multiple stage self-biasing RF transistor circuit |
JP2000031167A (en) | 1998-05-01 | 2000-01-28 | Oki Electric Ind Co Ltd | Semiconductor device and method of manufacturing the same |
US6392440B2 (en) | 1998-06-04 | 2002-05-21 | Infineon Technologies Ag | 5V compliant transmission gate and the drive logic using 3.3V technology |
US6249027B1 (en) * | 1998-06-08 | 2001-06-19 | Sun Microsystems, Inc. | Partially depleted SOI device having a dedicated single body bias means |
US6304110B1 (en) | 1998-06-11 | 2001-10-16 | Mitsubishi Denki Kabushiki Kaisha | Buffer using dynamic threshold-voltage MOS transistor |
US6337594B1 (en) | 1998-06-17 | 2002-01-08 | Hynix Semiconductor, Inc. | Charge pump circuit |
US5986518A (en) | 1998-06-30 | 1999-11-16 | Motorola, Inc. | Distributed MMIC active quadrature hybrid and method for providing in-phase and quadrature-phase signals |
US20020195623A1 (en) | 1998-07-06 | 2002-12-26 | Masatada Horiuchi | Semiconductor integrated circuit and method for manufacturing the same |
US6218890B1 (en) | 1998-07-14 | 2001-04-17 | Sanyo Electric Co., Ltd. | Switching circuit device and semiconductor device |
US6387739B1 (en) | 1998-08-07 | 2002-05-14 | International Business Machines Corporation | Method and improved SOI body contact structure for transistors |
JP2000058842A (en) | 1998-08-07 | 2000-02-25 | Mitsubishi Electric Corp | Semiconductor device |
US20010045602A1 (en) | 1998-08-07 | 2001-11-29 | Shigenobu Maeda | A partially depleted soi based tft |
US6414353B1 (en) | 1998-08-07 | 2002-07-02 | Mitsubishi Denki Kabushiki Kaisha | TFT with partially depleted body |
US6297687B1 (en) | 1998-08-11 | 2001-10-02 | Oki Electric Industry Co., Ltd. | Drive control circuit of charged pump circuit |
US6537861B1 (en) | 1998-08-29 | 2003-03-25 | International Business Machines Corporation | SOI transistor with body contact and method of forming same |
US6249029B1 (en) | 1998-09-23 | 2001-06-19 | International Business Machines Corporation | Device method for enhanced avalanche SOI CMOS |
JP2000101093A (en) | 1998-09-23 | 2000-04-07 | Internatl Business Mach Corp <Ibm> | Field effect transistor and method for producing the same |
US5959335A (en) | 1998-09-23 | 1999-09-28 | International Business Machines Corporation | Device design for enhanced avalanche SOI CMOS |
US6061267A (en) | 1998-09-28 | 2000-05-09 | Texas Instruments Incorporated | Memory circuits, systems, and methods with cells using back bias to control the threshold voltage of one or more corresponding cell transistors |
US6100564A (en) | 1998-09-30 | 2000-08-08 | International Business Machines Corporation | SOI pass-gate disturb solution |
US6356536B1 (en) | 1998-09-30 | 2002-03-12 | Ericsson Inc. | Protective and decoupling shunt switch at LNA input for TDMA/TDD transceivers |
US6498058B1 (en) | 1998-09-30 | 2002-12-24 | International Business Machines Corporation | SOI pass-gate disturb solution |
US6191653B1 (en) | 1998-11-18 | 2001-02-20 | Ericsson Inc. | Circuit and method for linearizing amplitude modulation in a power amplifier |
US6281737B1 (en) | 1998-11-20 | 2001-08-28 | International Business Machines Corporation | Method and apparatus for reducing parasitic bipolar current in a silicon-on-insulator transistor |
EP1006584A2 (en) | 1998-12-03 | 2000-06-07 | Sharp Kabushiki Kaisha | Semiconductor device having SOI structure and manufacturing method thereof |
EP1006584A3 (en) | 1998-12-03 | 2002-09-18 | Sharp Kabushiki Kaisha | Semiconductor device having SOI structure and manufacturing method thereof |
US6452232B1 (en) | 1998-12-03 | 2002-09-17 | Sharp Kabushiki Kaisha | Semiconductor device having SOI structure and manufacturing method thereof |
JP2000183353A5 (en) | 1998-12-14 | 2006-02-02 | ||
JP2000188501A (en) | 1998-12-22 | 2000-07-04 | Mitsubishi Electric Corp | Semiconductor switch |
JP2000243973A (en) | 1998-12-24 | 2000-09-08 | Mitsubishi Electric Corp | Semiconductor device, method of manufacturing the same, and method of designing semiconductor device |
JP2000208614A (en) | 1999-01-14 | 2000-07-28 | Mitsubishi Electric Corp | Semiconductor device and production thereof |
US6107885A (en) | 1999-01-25 | 2000-08-22 | General Instrument Corporation | Wideband linear GaAsFET ternate cascode amplifier |
US6188247B1 (en) | 1999-01-29 | 2001-02-13 | International Business Machines Corporation | Method and apparatus for elimination of parasitic bipolar action in logic circuits for history removal under stack contention including complementary oxide semiconductor (CMOS) silicon on insulator (SOI) elements |
JP2000223713A (en) | 1999-02-02 | 2000-08-11 | Oki Electric Ind Co Ltd | Semiconductor element and its manufacture |
US6300796B1 (en) | 1999-02-19 | 2001-10-09 | Zilog, Inc. | High voltage PMOS level shifter |
JP2000277703A (en) | 1999-03-25 | 2000-10-06 | Sanyo Electric Co Ltd | Switch circuit device |
JP2000294786A (en) | 1999-04-05 | 2000-10-20 | Nippon Telegr & Teleph Corp <Ntt> | High-frequency switch |
US6698498B1 (en) | 1999-04-08 | 2004-03-02 | Castrip, Llc | Casting strip |
US6239649B1 (en) | 1999-04-20 | 2001-05-29 | International Business Machines Corporation | Switched body SOI (silicon on insulator) circuits and fabrication method therefor |
US6969668B1 (en) | 1999-04-21 | 2005-11-29 | Silicon Genesis Corporation | Treatment method of film quality for the manufacture of substrates |
JP2000311986A (en) | 1999-04-27 | 2000-11-07 | Mitsubishi Electric Corp | Digital high frequency analog hybrid ic chip, ic package and digital high frequency analog hybrid ic |
US6172378B1 (en) | 1999-05-03 | 2001-01-09 | Silicon Wave, Inc. | Integrated circuit varactor having a wide capacitance range |
US6111778A (en) | 1999-05-10 | 2000-08-29 | International Business Machines Corporation | Body contacted dynamic memory |
US6118343A (en) | 1999-05-10 | 2000-09-12 | Tyco Electronics Logistics Ag | Power Amplifier incorporating single drain switch and single negative voltage generator |
US6871059B1 (en) | 1999-06-16 | 2005-03-22 | Skyworks Solutions, Inc. | Passive balun FET mixer |
JP2001007332A (en) | 1999-06-21 | 2001-01-12 | Seiko Epson Corp | SOI structure MOS field effect transistor and method of manufacturing the same |
US7202734B1 (en) | 1999-07-06 | 2007-04-10 | Frederick Herbert Raab | Electronically tuned power amplifier |
US6320225B1 (en) | 1999-07-13 | 2001-11-20 | International Business Machines Corporation | SOI CMOS body contact through gate, self-aligned to source- drain diffusions |
US6169444B1 (en) | 1999-07-15 | 2001-01-02 | Maxim Integrated Products, Inc. | Pulse frequency operation of regulated charge pumps |
JP2001094114A (en) | 1999-07-16 | 2001-04-06 | Seiko Epson Corp | Semiconductor device, semiconductor gate array, electro-optical device, and electronic equipment |
US6573533B1 (en) | 1999-07-16 | 2003-06-03 | Seiko Epson Corporation | Semiconductor device, semiconductor gate array, electro-optical device, and electronic equipment |
US6504213B1 (en) | 1999-07-27 | 2003-01-07 | Seiko Epson Corporation | SOI-structure field-effect transistor and method of manufacturing the same |
US7056808B2 (en) | 1999-08-10 | 2006-06-06 | Silicon Genesis Corporation | Cleaving process to fabricate multilayered substrates using low implantation doses |
US6396352B1 (en) | 1999-08-27 | 2002-05-28 | Texas Instruments Incorporated | CMOS power amplifier for driving low impedance loads |
US6704550B1 (en) | 1999-09-14 | 2004-03-09 | Sony Corporation | Antenna switching circuit and communication system using the same |
US6781805B1 (en) | 1999-09-22 | 2004-08-24 | Kabushiki Kaisha Toshiba | Stacked MOSFET protection circuit |
JP2001089448A (en) | 1999-09-24 | 2001-04-03 | Yamanouchi Pharmaceut Co Ltd | Amide derivative |
US6288458B1 (en) | 1999-09-30 | 2001-09-11 | Honeywell International Inc. | Power stealing solid state switch |
JP2001119281A (en) | 1999-10-19 | 2001-04-27 | Nippon Telegr & Teleph Corp <Ntt> | Selection circuit and logic circuit using it |
US7082293B1 (en) | 1999-10-21 | 2006-07-25 | Broadcom Corporation | Adaptive radio transceiver with CMOS offset PLL |
US6521959B2 (en) | 1999-10-25 | 2003-02-18 | Samsung Electronics Co., Ltd. | SOI semiconductor integrated circuit for eliminating floating body effects in SOI MOSFETs and method of fabricating the same |
US20010031518A1 (en) | 1999-10-25 | 2001-10-18 | Samsung Electronics,Co. Ltd | Soi semiconductor integrated circuit for eliminating floating body effects in soi mosfets and method of fabricating the same |
US6498370B1 (en) | 1999-10-25 | 2002-12-24 | Samsung Electronics Co., Ltd. | SOI semiconductor integrated circuit for eliminating floating body effects in SOI MOSFETs and method of fabricating the same |
US6519191B1 (en) | 1999-10-28 | 2003-02-11 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device having an internal voltage generation circuit layout easily adaptable to change in specification |
US6380793B1 (en) | 1999-10-28 | 2002-04-30 | Pixtech S.A. | Very high voltage switch |
US6380796B2 (en) | 1999-11-05 | 2002-04-30 | Hitachi, Ltd. | Semiconductor power converting apparatus |
US6407427B1 (en) | 1999-11-05 | 2002-06-18 | Hyundai Electronics Industries Co., Ltd. | SOI wafer device and a method of fabricating the same |
US6429723B1 (en) | 1999-11-18 | 2002-08-06 | Texas Instruments Incorporated | Integrated circuit with charge pump and method |
JP2001157487A (en) | 1999-11-26 | 2001-06-08 | Nissan Motor Co Ltd | Controller for electric rotating machine |
JP2001156182A (en) | 1999-11-30 | 2001-06-08 | Nec Corp | Semiconductor device and method of manufacturing the same |
US6396325B2 (en) | 1999-12-03 | 2002-05-28 | Fairchild Semiconductor Corporation | High frequency MOSFET switch |
US20010015461A1 (en) | 1999-12-08 | 2001-08-23 | Akihiko Ebina | SOI-structure MIS field-effect transistor and method of manufacturing the same |
US6449465B1 (en) | 1999-12-20 | 2002-09-10 | Motorola, Inc. | Method and apparatus for linear amplification of a radio frequency signal |
US6684065B2 (en) | 1999-12-20 | 2004-01-27 | Broadcom Corporation | Variable gain amplifier for low voltage applications |
US6469568B2 (en) | 1999-12-24 | 2002-10-22 | Sharp Kabushiki Kaisha | Metal oxide semiconductor transistor circuit and semiconductor integrated circuit using the same |
US6355957B1 (en) | 2000-01-05 | 2002-03-12 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having body potential fixing portion and closed-loop gate structure |
US6684055B1 (en) | 2000-01-18 | 2004-01-27 | Otis Elevator Company | System for remotely communicating voice and data to and from an elevator controller |
US6201761B1 (en) | 2000-01-26 | 2001-03-13 | Advanced Micro Devices, Inc. | Field effect transistor with controlled body bias |
US6504212B1 (en) | 2000-02-03 | 2003-01-07 | International Business Machines Corporation | Method and apparatus for enhanced SOI passgate operations |
US6222394B1 (en) | 2000-02-03 | 2001-04-24 | International Business Machines Corporation | SOI CMOS sense amplifier with enhanced matching characteristics and sense point tolerance |
US6429632B1 (en) | 2000-02-11 | 2002-08-06 | Micron Technology, Inc. | Efficient CMOS DC-DC converters based on switched capacitor power supplies with inductive current limiters |
US6693498B1 (en) | 2000-02-22 | 2004-02-17 | Murata Manufacturing Co. Ltd | SPDT switch and communication unit using the same |
US20010040479A1 (en) | 2000-03-03 | 2001-11-15 | Shuyun Zhang | Electronic switch |
US6433587B1 (en) | 2000-03-17 | 2002-08-13 | International Business Machines Corporation | SOI CMOS dynamic circuits having threshold voltage control |
US6762477B2 (en) | 2000-03-24 | 2004-07-13 | Renesas Technology Corp. | Semiconductor device |
US6341087B1 (en) | 2000-03-28 | 2002-01-22 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
JP2001274265A (en) | 2000-03-28 | 2001-10-05 | Mitsubishi Electric Corp | Semiconductor device |
US20040061130A1 (en) | 2000-03-30 | 2004-04-01 | Mayumi Morizuka | High electron mobility transistor and method of manufacturing the same |
US6693326B2 (en) | 2000-04-04 | 2004-02-17 | Sharp Kabushiki Kaisha | Semiconductor device of SOI structure |
US6801076B1 (en) | 2000-04-28 | 2004-10-05 | Micron Technology, Inc. | High output high efficiency low voltage charge pump |
US6466082B1 (en) | 2000-05-17 | 2002-10-15 | Advanced Micro Devices, Inc. | Circuit technique to deal with floating body effects |
US6486729B2 (en) | 2000-05-24 | 2002-11-26 | Kabushiki Kaisha Toshiba | Potential detector and semiconductor integrated circuit |
US6968020B1 (en) | 2000-06-06 | 2005-11-22 | Conexant Systems, Inc. | System and method of frequency synthesis to avoid gaps and VCO pulling in direct broadcast satellite systems |
US6297696B1 (en) | 2000-06-15 | 2001-10-02 | International Business Machines Corporation | Optimized power amplifier |
US7058922B2 (en) * | 2000-07-13 | 2006-06-06 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit and method of manufacturing the same |
US6898778B2 (en) | 2000-07-13 | 2005-05-24 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit and method of manufacturing the same |
US6461902B1 (en) | 2000-07-18 | 2002-10-08 | Institute Of Microelectronics | RF LDMOS on partial SOI substrate |
US6429487B1 (en) | 2000-07-18 | 2002-08-06 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having gate to body connection |
US6316983B1 (en) | 2000-07-26 | 2001-11-13 | Yrp Advanced Mobile Communication Systems Research Laboratories Co., Ltd. | Predistortion circuit |
US20040080364A1 (en) | 2000-08-10 | 2004-04-29 | Sander Wendell B. | High-efficiency modulating RF amplifier |
US6816016B2 (en) | 2000-08-10 | 2004-11-09 | Tropian, Inc. | High-efficiency modulating RF amplifier |
US7202712B2 (en) | 2000-08-10 | 2007-04-10 | University Of Southern California | Multiphase resonant pulse generators |
JP2002156602A (en) | 2000-08-10 | 2002-05-31 | Lg Electronics Inc | Total reflection prism system for digital micro mirror device and projector utilizing the same |
US20020115244A1 (en) | 2000-08-11 | 2002-08-22 | Sung-Bae Park | SOI MOSFET having body contact for preventing floating body effect and method of fabricating the same |
US6816000B2 (en) | 2000-08-18 | 2004-11-09 | Texas Instruments Incorporated | Booster circuit |
US6249446B1 (en) | 2000-08-23 | 2001-06-19 | Intersil Americas Inc. | Cascadable, high efficiency charge pump circuit and related methods |
US6310508B1 (en) | 2000-08-24 | 2001-10-30 | Agilent Technologies, Inc. | High frequency switch |
US6512269B1 (en) | 2000-09-07 | 2003-01-28 | International Business Machines Corporation | High-voltage high-speed SOI MOSFET |
US6400211B1 (en) | 2000-09-19 | 2002-06-04 | Rohm Co., Ltd. | DC/DC converter |
JP2004515937A (en) | 2000-09-28 | 2004-05-27 | コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ | Cascode bootstrap analog power amplifier circuit |
WO2002027920A1 (en) | 2000-09-28 | 2002-04-04 | Koninklijke Philips Electronics N.V. | Cascode bootstrapped analog power amplifier circuit |
US6496074B1 (en) | 2000-09-28 | 2002-12-17 | Koninklijke Philips Electronics N.V. | Cascode bootstrapped analog power amplifier circuit |
US6617933B2 (en) | 2000-09-29 | 2003-09-09 | Mitsubishi Denki Kabushiki Kaisha | VCO circuit with wide output frequency range and PLL circuit with the VCO circuit |
US6559689B1 (en) | 2000-10-02 | 2003-05-06 | Allegro Microsystems, Inc. | Circuit providing a control voltage to a switch and including a capacitor |
US6978437B1 (en) | 2000-10-10 | 2005-12-20 | Toppan Photomasks, Inc. | Photomask for eliminating antenna effects in an integrated circuit and integrated circuit manufacture with same |
US6947720B2 (en) | 2000-10-17 | 2005-09-20 | Rf Micro Devices, Inc. | Low noise mixer circuit with improved gain |
US6509799B1 (en) | 2000-11-09 | 2003-01-21 | Intel Corporation | Electrically tuned integrated amplifier for wireless communications |
US6711397B1 (en) | 2000-11-20 | 2004-03-23 | Ami Semiconductor, Inc. | Structures and methods for direct conversion from radio frequency modulated signals to baseband signals |
US6831847B2 (en) | 2000-11-20 | 2004-12-14 | Artesyn Technologies, Inc. | Synchronous rectifier drive circuit and power supply including same |
US6411531B1 (en) | 2000-11-21 | 2002-06-25 | Linear Technology Corporation | Charge pump DC/DC converters with reduced input noise |
US6870241B2 (en) | 2000-11-27 | 2005-03-22 | Matsushita Electric Industrial Co., Ltd. | High frequency switch circuit device |
JP2002164441A (en) | 2000-11-27 | 2002-06-07 | Matsushita Electric Ind Co Ltd | High frequency switch circuit device |
US6631505B2 (en) | 2000-11-29 | 2003-10-07 | Nec Electronics Corporation | Simulation circuit for MOS transistor, simulation testing method, netlist of simulation circuit and storage medium storing same |
US6518829B2 (en) | 2000-12-04 | 2003-02-11 | United Memories, Inc. | Driver timing and circuit technique for a low noise charge pump circuit |
US6407614B1 (en) | 2000-12-07 | 2002-06-18 | New Japan Radio Co., Ltd. | Semiconductor integrated switching circuit |
US20020079971A1 (en) | 2000-12-21 | 2002-06-27 | Philips Electronics North America Corp. | Compact cascode radio frequency CMOS power amplifier |
US6380802B1 (en) | 2000-12-29 | 2002-04-30 | Ericsson Inc. | Transmitter using input modulation for envelope restoration scheme for linear high-efficiency power amplification |
US20020093064A1 (en) | 2001-01-18 | 2002-07-18 | Satoshi Inaba | Semiconductor device and method of fabricating the same |
US20020126767A1 (en) | 2001-01-25 | 2002-09-12 | Regents Of The University Of Minnesota | High linearity circuits and methods regarding same |
US7345342B2 (en) | 2001-01-30 | 2008-03-18 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
US20060077082A1 (en) | 2001-02-12 | 2006-04-13 | Symbol Technologies, Inc. | Method, system, and apparatus for remote data calibration of a RFID tag population |
US20030181167A1 (en) | 2001-02-19 | 2003-09-25 | Sachio Iida | Switch device and portable communication terminal |
JP2002290104A (en) | 2001-03-27 | 2002-10-04 | Matsushita Electric Ind Co Ltd | High-frequency switching circuit and communication terminal equipment using the same |
US6653697B2 (en) | 2001-03-27 | 2003-11-25 | Matsushita Electric Industrial Co., Ltd. | High frequency switch circuit and communications terminal using the same |
US6518645B2 (en) | 2001-03-30 | 2003-02-11 | Samsung Electronics Co., Ltd. | SOI-type semiconductor device and method of forming the same |
US6433589B1 (en) | 2001-04-12 | 2002-08-13 | International Business Machines Corporation | Sense amplifier and method for sensing signals in a silicon-on-insulator integrated circuit |
US20040183588A1 (en) | 2001-04-17 | 2004-09-23 | Massachusetts Institute Of Technology | Adaptive power supply and substrate control for ultra low power digital processors using triple well control |
US6670655B2 (en) | 2001-04-18 | 2003-12-30 | International Business Machines Corporation | SOI CMOS device with body to gate connection |
US6882210B2 (en) | 2001-04-19 | 2005-04-19 | Sanyo Electric Co. Ltd. | Semiconductor switching device |
US6978122B2 (en) | 2001-05-25 | 2005-12-20 | Kabushiki Kaisha Toshiba | High-frequency switching device incorporating an inverter circuit |
US20040021137A1 (en) * | 2001-06-18 | 2004-02-05 | Pierre Fazan | Semiconductor device |
US20080073719A1 (en) | 2001-06-18 | 2008-03-27 | Pierre Fazan | Semiconductor device |
US20030002452A1 (en) | 2001-06-26 | 2003-01-02 | Sahota Gurkanwal Singh | System and method for power control calibration and a wireless communication device |
US6819938B2 (en) | 2001-06-26 | 2004-11-16 | Qualcomm Incorporated | System and method for power control calibration and a wireless communication device |
US6835982B2 (en) | 2001-06-27 | 2004-12-28 | Seiko Epson Corporation | Semiconductor devices |
US20030025159A1 (en) | 2001-06-27 | 2003-02-06 | Michiru Hogyoku | Semiconductor devices |
US6646305B2 (en) | 2001-07-25 | 2003-11-11 | International Business Machines Corporation | Grounded body SOI SRAM cell |
US20030032396A1 (en) | 2001-08-07 | 2003-02-13 | Masahiro Tsuchiya | Electronic apparatus and wireless communication system |
JP2003047553A (en) | 2001-08-07 | 2003-02-18 | Nakahara Sanpodo:Kk | Buddhist altar fitting with tray |
US7057472B2 (en) | 2001-08-10 | 2006-06-06 | Hitachi Metals, Ltd. | Bypass filter, multi-band antenna switch circuit, and layered module composite part and communication device using them |
JP2003060451A (en) | 2001-08-17 | 2003-02-28 | Mitsubishi Electric Corp | Complementary push-pull amplifier |
US6698082B2 (en) | 2001-08-28 | 2004-03-02 | Texas Instruments Incorporated | Micro-electromechanical switch fabricated by simultaneous formation of a resistor and bottom electrode |
US20040121745A1 (en) | 2001-08-29 | 2004-06-24 | Meck Ronald A. | Method and apparatus for impedance matching in an amplifier using lumped and distributed inductance |
US6414863B1 (en) | 2001-08-30 | 2002-07-02 | Texas Instruments Incorporated | Frequency control circuit for unregulated inductorless DC/DC converters |
US6486511B1 (en) | 2001-08-30 | 2002-11-26 | Northrop Grumman Corporation | Solid state RF switch with high cutoff frequency |
JP2003101407A (en) | 2001-09-21 | 2003-04-04 | Sharp Corp | Semiconductor integrated circuit |
US20180062645A1 (en) | 2001-10-10 | 2018-03-01 | Peregrine Semiconductor Corporation | Switch Circuit and Method of Switching Radio Frequency Signals |
US20200076427A1 (en) | 2001-10-10 | 2020-03-05 | Psemi Corporation | Switch circuit and method of switching radio frequency signals |
US20110092179A1 (en) | 2001-10-10 | 2011-04-21 | Burgener Mark L | Switch Circuit and Method of Switching Radio Frequency Signals |
US20060194567A1 (en) | 2001-10-10 | 2006-08-31 | Kelly Dylan J | Symmetrically and asymmetrically stacked transistor grouping RF switch |
EP1451890B1 (en) | 2001-10-10 | 2011-02-02 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US6804502B2 (en) | 2001-10-10 | 2004-10-12 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US8583111B2 (en) | 2001-10-10 | 2013-11-12 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US7860499B2 (en) | 2001-10-10 | 2010-12-28 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US7796969B2 (en) | 2001-10-10 | 2010-09-14 | Peregrine Semiconductor Corporation | Symmetrically and asymmetrically stacked transistor group RF switch |
US7123898B2 (en) | 2001-10-10 | 2006-10-17 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US20140179374A1 (en) | 2001-10-10 | 2014-06-26 | Peregrine Semiconductor Corporation | Switch Circuit and Method of Switching Radio Frequency Signals |
US9225378B2 (en) | 2001-10-10 | 2015-12-29 | Peregrine Semiconductor Corpopration | Switch circuit and method of switching radio frequency signals |
US20090117871A1 (en) | 2001-10-10 | 2009-05-07 | Burgener Mark L | Switch circuit and method of switching radio frequency signals |
EP2387094B1 (en) | 2001-10-10 | 2016-05-04 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US20030090313A1 (en) * | 2001-10-10 | 2003-05-15 | Burgener Mark L. | Switch circuit and method of switching radio frequency signals |
US20200153430A1 (en) | 2001-10-10 | 2020-05-14 | Psemi Corporation | Switch circuit and method of switching radio frequency signals |
US7460852B2 (en) | 2001-10-10 | 2008-12-02 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US20160191051A1 (en) | 2001-10-10 | 2016-06-30 | Peregrine Semiconductor Corporation | Switch Circuit and Method of Switching Radio Frequency Signals |
US10622993B2 (en) | 2001-10-10 | 2020-04-14 | Psemi Corporation | Switch circuit and method of switching radio frequency signals |
EP3113280A1 (en) | 2001-10-10 | 2017-01-04 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US20200076428A1 (en) | 2001-10-10 | 2020-03-05 | Psemi Corporation | Switch circuit and method of switching radio frequency signals |
US20050017789A1 (en) | 2001-10-10 | 2005-01-27 | Burgener Mark L. | Switch circuit and method of switching radio frequency signals |
WO2003032431A9 (en) | 2001-10-10 | 2003-08-14 | Peregrine Semiconductor Corp | Switch circuit and method of switching radio frequency signals |
US20070120103A1 (en) | 2001-10-10 | 2007-05-31 | Burgener Mark L | Switch circuit and method of switching radio frequency signals |
JP2005515657A (en) | 2001-10-10 | 2005-05-26 | ペレグリン セミコンダクター コーポレーション | Switch circuit and high-frequency signal switching method |
US9780778B2 (en) | 2001-10-10 | 2017-10-03 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
US20190058470A1 (en) | 2001-10-10 | 2019-02-21 | Psemi Corporation | Switch Circuit and Method of Switching Radio Frequency Signals |
US10153767B2 (en) | 2001-10-10 | 2018-12-11 | Psemi Corporation | Switch circuit and method of switching radio frequency signals |
US6677641B2 (en) | 2001-10-17 | 2004-01-13 | Fairchild Semiconductor Corporation | Semiconductor structure with improved smaller forward voltage loss and higher blocking capability |
US6714065B2 (en) | 2001-10-26 | 2004-03-30 | Renesas Technology Corp. | Semiconductor device including power supply circuit conducting charge pumping operation |
JP2003143004A (en) | 2001-11-06 | 2003-05-16 | Matsushita Electric Ind Co Ltd | Level shifter circuit |
US6816001B2 (en) | 2001-11-09 | 2004-11-09 | Stmicroelectronics S.R.L. | Low power charge pump circuit |
US8527949B1 (en) | 2001-11-19 | 2013-09-03 | Cypress Semiconductor Corporation | Graphical user interface for dynamically reconfiguring a programmable device |
JP2003167615A (en) | 2001-11-30 | 2003-06-13 | Toyota Motor Corp | Production planning apparatus and method |
US6717458B1 (en) | 2001-12-03 | 2004-04-06 | National Semiconductor Corporation | Method and apparatus for a DC-DC charge pump voltage converter-regulator circuit |
US7138846B2 (en) | 2001-12-20 | 2006-11-21 | Matsushita Electric Industrial Co., Ltd. | Field effect transistor switch circuit |
US6608789B2 (en) | 2001-12-21 | 2003-08-19 | Motorola, Inc. | Hysteresis reduced sense amplifier and method of operation |
US6608785B2 (en) | 2002-01-07 | 2003-08-19 | International Business Machines Corporation | Method and apparatus to ensure functionality and timing robustness in SOI circuits |
US20030160515A1 (en) | 2002-01-15 | 2003-08-28 | Luke Yu | Controllable broad-spectrum harmonic filter (cbf) for electrical power systems |
US6703863B2 (en) | 2002-01-15 | 2004-03-09 | Matsushita Electric Industrial Co., Ltd. | Level shift circuit |
US20030141543A1 (en) | 2002-01-31 | 2003-07-31 | International Business Machines Corporation | Body contact mosfet |
US6934520B2 (en) | 2002-02-21 | 2005-08-23 | Semiconductor Components Industries, L.L.C. | CMOS current mode RF detector and method |
US20030201494A1 (en) | 2002-04-25 | 2003-10-30 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and method of manufacturing the same |
US6833745B2 (en) | 2002-04-30 | 2004-12-21 | Infineon Technologies Ag | Signal generator for charge pump in an integrated circuit |
JP2003332583A (en) | 2002-05-15 | 2003-11-21 | Sony Corp | Semiconductor device and its manufacturing method |
US7345521B2 (en) | 2002-05-17 | 2008-03-18 | Nec Corporation | High frequency switch circuit |
US6836172B2 (en) | 2002-05-30 | 2004-12-28 | Nec Compound Semiconductor Devices, Ltd. | Semiconductor switch apparatus including isolated MOS transistors |
JP2003347553A (en) | 2002-05-30 | 2003-12-05 | Nec Compound Semiconductor Devices Ltd | High frequency circuit element |
US20030222313A1 (en) | 2002-05-30 | 2003-12-04 | Honeywell International Inc. | Self-aligned body tie for a partially depleted SOI device structure |
US20040242182A1 (en) | 2002-05-31 | 2004-12-02 | Kenichi Hidaka | High-frequency switch circuit and mobile telecommunications terminal device using the same |
US20030224743A1 (en) | 2002-05-31 | 2003-12-04 | Kazuhisa Okada | Apparatus for radio telecommunication system and method of building up output power |
US20030227056A1 (en) * | 2002-06-05 | 2003-12-11 | Hongmei Wang | Fully-depleted (FD) (SOI) MOSFET access transistor and method of fabrication |
US6933744B2 (en) | 2002-06-11 | 2005-08-23 | The Regents Of The University Of Michigan | Low-leakage integrated circuits and dynamic logic circuits |
US6879502B2 (en) | 2002-06-13 | 2005-04-12 | Seiko Instruments Inc. | Power source inverter circuit |
US6967517B2 (en) | 2002-06-20 | 2005-11-22 | Matsushita Electric Industrial Co., Ltd. | Switching device |
US20040183583A1 (en) | 2002-06-20 | 2004-09-23 | Matsushita Electric Industrial Co., Ltd. | Switching device |
US20040004251A1 (en) | 2002-07-08 | 2004-01-08 | Madurawe Raminda U. | Insulated-gate field-effect thin film transistors |
US6642578B1 (en) | 2002-07-22 | 2003-11-04 | Anadigics, Inc. | Linearity radio frequency switch with low control voltage |
US7212788B2 (en) | 2002-08-13 | 2007-05-01 | Atheros Communications, Inc. | Method and apparatus for signal power loss reduction in RF communication systems |
US6677803B1 (en) | 2002-08-21 | 2004-01-13 | Oki Electric Industry Co., Ltd. | Semiconductor integrated circuit device |
US7659152B2 (en) | 2002-08-29 | 2010-02-09 | Micron Technology, Inc. | Localized biasing for silicon on insulator structures |
US6901023B2 (en) | 2002-08-29 | 2005-05-31 | Micron Technology, Inc. | Word line driver for negative voltage |
US20040218442A1 (en) | 2002-08-29 | 2004-11-04 | Micron Technology, Inc. | Word line driver for negative voltage |
US7092677B1 (en) | 2002-09-05 | 2006-08-15 | Analog Devices, Inc. | 2V SPDT switch for high power RF wireless applications |
US6803680B2 (en) | 2002-09-13 | 2004-10-12 | Mia-Com, Inc. | Apparatus, methods, and articles of manufacture for a switch having sharpened control voltage |
US6730953B2 (en) | 2002-09-13 | 2004-05-04 | Mia-Com, Inc. | Apparatus, methods and articles of manufacture for a low control voltage switch |
US6788130B2 (en) | 2002-09-25 | 2004-09-07 | Texas Instruments Incorporated | Efficient charge pump capable of high voltage operation |
US6917258B2 (en) | 2002-10-24 | 2005-07-12 | Matsushita Electric Industrial Co., Ltd. | High frequency switch |
JP2003189248A (en) | 2002-10-25 | 2003-07-04 | Toshiba Corp | Management system for digital information including video information |
JP2004147175A (en) | 2002-10-25 | 2004-05-20 | Renesas Technology Corp | Semiconductor device |
US7928759B2 (en) | 2002-10-25 | 2011-04-19 | Renesas Electronics Corporation | Low power consumption MIS semiconductor device |
US7355455B2 (en) | 2002-10-25 | 2008-04-08 | Renesas Technology Corp. | Low power consumption MIS semiconductor device |
US7741869B2 (en) | 2002-10-25 | 2010-06-22 | Renesas Technology Corp. | Low power consumption MIS semiconductor device |
US7042245B2 (en) | 2002-10-25 | 2006-05-09 | Renesas Technology Corp. | Low power consumption MIS semiconductor device |
US20110163779A1 (en) | 2002-10-25 | 2011-07-07 | Renesas Electronics Corporation | Low power consumption mis semiconductor device |
JP2004166470A (en) | 2002-11-13 | 2004-06-10 | Hitachi Lighting Ltd | Inverter system |
US20040129975A1 (en) | 2002-12-06 | 2004-07-08 | Nec Corporation | Semiconductor device and method for manufacturing the same |
US7515882B2 (en) | 2002-12-17 | 2009-04-07 | Kelcourse Mark F | Apparatus, methods and articles of manufacture for a multi-band switch |
JP2004199950A (en) | 2002-12-17 | 2004-07-15 | Shin Kobe Electric Mach Co Ltd | Method for manufacturing positive electrode plate for lead-acid battery |
US20040204013A1 (en) | 2002-12-23 | 2004-10-14 | Qing Ma | Communication unit and switch unit |
US7404157B2 (en) | 2002-12-25 | 2008-07-22 | Nec Corporation | Evaluation device and circuit design method used for the same |
US7132873B2 (en) | 2003-01-08 | 2006-11-07 | Emosyn America, Inc. | Method and apparatus for avoiding gated diode breakdown in transistor circuits |
US6774701B1 (en) | 2003-02-19 | 2004-08-10 | Raytheon Company | Method and apparatus for electronic switching with low insertion loss and high isolation |
US6975271B2 (en) | 2003-02-26 | 2005-12-13 | Matsushita Electric Industrial Co., Ltd. | Antenna switch module, all-in-one communication module, communication apparatus and method for manufacturing antenna switch module |
US6903596B2 (en) | 2003-03-17 | 2005-06-07 | Mitsubishi Electric & Electronics U.S.A., Inc. | Method and system for impedance matched switching |
US6954623B2 (en) | 2003-03-18 | 2005-10-11 | Skyworks Solutions, Inc. | Load variation tolerant radio frequency (RF) amplifier |
JP2004288978A (en) | 2003-03-24 | 2004-10-14 | Seiko Epson Corp | Semiconductor integrated device |
CN1256521C (en) | 2003-03-26 | 2006-05-17 | 浙江大学 | Frequency conversion volume speed regulation closed hydraulic control system |
US6825730B1 (en) | 2003-03-31 | 2004-11-30 | Applied Micro Circuits Corporation | High-performance low-noise charge-pump for voltage controlled oscillator applications |
US20040227565A1 (en) | 2003-05-13 | 2004-11-18 | Feng Chen | Method and structure for improving the linearity of MOS switches |
US6897701B2 (en) | 2003-05-13 | 2005-05-24 | Texas Instruments Incorporated | Method and structure for improving the linearity of MOS switches |
US7982265B2 (en) | 2003-05-20 | 2011-07-19 | Fairchild Semiconductor Corporation | Trenched shield gate power semiconductor devices and methods of manufacture |
US7199635B2 (en) | 2003-06-12 | 2007-04-03 | Matsushita Electric Industrial Co., Ltd. | High-frequency switching device and semiconductor |
US7173471B2 (en) | 2003-06-13 | 2007-02-06 | Matsushita Electric Industrial Co., Ltd. | High frequency switching circuit and semiconductor device |
US7023260B2 (en) | 2003-06-30 | 2006-04-04 | Matrix Semiconductor, Inc. | Charge pump circuit incorporating corresponding parallel charge pump stages and method therefor |
JP2005051567A (en) | 2003-07-30 | 2005-02-24 | Casio Comput Co Ltd | Electronic camera device, alarm report method therefor, and program |
US7269392B2 (en) | 2003-08-27 | 2007-09-11 | Renesas Technology Corp. | Electric component for communication device and semiconductor device for switching transmission and reception |
US7733156B2 (en) | 2003-09-04 | 2010-06-08 | Infineon Technologies Ag | Transistor arrangement, integrated circuit and method for operating field effect transistors |
US7719343B2 (en) | 2003-09-08 | 2010-05-18 | Peregrine Semiconductor Corporation | Low noise charge pump method and apparatus |
US20190097612A1 (en) | 2003-09-08 | 2019-03-28 | Psemi Corporation | Low Noise Charge Pump Method and Apparatus |
US20050079829A1 (en) | 2003-10-08 | 2005-04-14 | Takashi Ogawa | Antenna switch |
US20050077564A1 (en) | 2003-10-09 | 2005-04-14 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US7307490B2 (en) | 2003-10-09 | 2007-12-11 | Mitsubishi Denki Kabushiki Kaisha | High frequency switch device |
US6830963B1 (en) | 2003-10-09 | 2004-12-14 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US20050121699A1 (en) | 2003-12-08 | 2005-06-09 | Xiangdong Chen | Dynamic threshold voltage MOSFET on SOI |
US7045873B2 (en) | 2003-12-08 | 2006-05-16 | International Business Machines Corporation | Dynamic threshold voltage MOSFET on SOI |
US20050122163A1 (en) | 2003-12-08 | 2005-06-09 | Northrop Grumman Corporation | EER modulator with power amplifier having feedback loop providing soft output impedance |
US7068096B2 (en) | 2003-12-08 | 2006-06-27 | Northrop Grumman Corporation | EER modulator with power amplifier having feedback loop providing soft output impedance |
US20050127442A1 (en) | 2003-12-12 | 2005-06-16 | Surya Veeraraghavan | Method and apparatus for forming an SOI body-contacted transistor |
US20070279120A1 (en) | 2003-12-15 | 2007-12-06 | Infineon Technologies Ag | Noise-Reducing Transistor Arrangement, Integrated Circuit, and Method for Reducing the Noise of Field Effect Transistors |
US7733157B2 (en) | 2003-12-15 | 2010-06-08 | Infineon Technologies Ag | Noise-reducing transistor arrangement |
US7109532B1 (en) | 2003-12-23 | 2006-09-19 | Lee Zachary K | High Ion/Ioff SOI MOSFET using body voltage control |
US6891234B1 (en) | 2004-01-07 | 2005-05-10 | Acorn Technologies, Inc. | Transistor with workfunction-induced charge layer |
JP2005203643A (en) | 2004-01-16 | 2005-07-28 | Eudyna Devices Inc | High-frequency switch |
US20060160520A1 (en) | 2004-01-16 | 2006-07-20 | Naoyuki Miyazawa | Radio frequency switch |
US7561853B2 (en) | 2004-01-16 | 2009-07-14 | Eudyna Devices Inc. | Radio frequency switch |
US20050167751A1 (en) | 2004-02-02 | 2005-08-04 | Kabushiki Kaisha Toshiba | Semiconductor memory device for storing data as state of majority carriers accumulated in channel body and method of manufacturing the same |
US20050212595A1 (en) | 2004-02-09 | 2005-09-29 | Sony Ericsson Mobile Communications Japan, Inc. | Distortion compensating device and power amplifying device with distortion compensating function |
US20090029511A1 (en) | 2004-02-18 | 2009-01-29 | Koucheng Wu | NOR-type channel-program channel-erase contactless flash memory on SOI |
US7616482B2 (en) | 2004-02-24 | 2009-11-10 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
JP2005251931A (en) | 2004-03-03 | 2005-09-15 | Seiko Epson Corp | Termination circuit |
US7161197B2 (en) | 2004-05-31 | 2007-01-09 | Matsushita Electric Industrial Co., Ltd. | RF switching circuit for use in mobile communication systems |
US20050264341A1 (en) | 2004-05-31 | 2005-12-01 | Matsushita Electric Industrial Co., Ltd. | Semiconductor switch |
US20140306767A1 (en) | 2004-06-23 | 2014-10-16 | Peregrine Semiconductor Corporation | Integrated RF Front End with Stacked Transistor Switch |
US9369087B2 (en) | 2004-06-23 | 2016-06-14 | Peregrine Semiconductor Corporation | Integrated RF front end with stacked transistor switch |
US20120007679A1 (en) | 2004-06-23 | 2012-01-12 | Burgener Mark L | Integrated RF Front End with Stacked Transistor Switch |
EP2884586B1 (en) | 2004-06-23 | 2019-03-27 | pSemi Corporation | Intergrated rf front end |
US20060270367A1 (en) | 2004-06-23 | 2006-11-30 | Burgener Mark L | Integrated RF front end with stacked transistor switch |
US7088971B2 (en) | 2004-06-23 | 2006-08-08 | Peregrine Semiconductor Corporation | Integrated RF front end |
US8131251B2 (en) | 2004-06-23 | 2012-03-06 | Peregrine Semiconductor Corporation | Integrated RF front end with stacked transistor switch |
JP4892092B2 (en) | 2004-06-23 | 2012-03-07 | ペレグリン セミコンダクター コーポレーション | RF front-end integrated circuit |
US20140179249A1 (en) | 2004-06-23 | 2014-06-26 | Peregrine Semiconductor Corporation | Integrated rf front end with stacked transistor switch |
US8649754B2 (en) | 2004-06-23 | 2014-02-11 | Peregrine Semiconductor Corporation | Integrated RF front end with stacked transistor switch |
US7248120B2 (en) | 2004-06-23 | 2007-07-24 | Peregrine Semiconductor Corporation | Stacked transistor method and apparatus |
EP1774620B1 (en) | 2004-06-23 | 2014-10-01 | Peregrine Semiconductor Corporation | Integrated rf front end |
US20190081655A1 (en) | 2004-06-23 | 2019-03-14 | Psemi Corporation | Integrated RF Front End with Stacked Transistor Switch |
JP4659826B2 (en) | 2004-06-23 | 2011-03-30 | ペレグリン セミコンダクター コーポレーション | RF front-end integrated circuit |
US20170237462A1 (en) | 2004-06-23 | 2017-08-17 | Peregrine Semiconductor Corporation | Integrated RF Front End with Stacked Transistor Switch |
US9966988B2 (en) | 2004-06-23 | 2018-05-08 | Psemi Corporation | Integrated RF front end with stacked transistor switch |
US8559907B2 (en) | 2004-06-23 | 2013-10-15 | Peregrine Semiconductor Corporation | Integrated RF front end with stacked transistor switch |
US20060267093A1 (en) | 2004-06-30 | 2006-11-30 | Tang Stephen H | Floating-body dynamic random access memory and method of fabrication in tri-gate technology |
US20060009164A1 (en) | 2004-07-07 | 2006-01-12 | Matsushita Electric Industrial Co., Ltd. | Radio frequency switching circuit |
US7457594B2 (en) | 2004-07-19 | 2008-11-25 | Cisco Technology, Inc. | Isolated sensor for an antenna |
US20060022526A1 (en) | 2004-07-27 | 2006-02-02 | David Cartalade | Asymmetric radio-frequency switch |
WO2006038190A1 (en) | 2004-10-08 | 2006-04-13 | Koninklijke Philips Electronics N.V. | Array of capacitors switched by mos transistors |
US9129836B2 (en) | 2004-11-05 | 2015-09-08 | Infineon Technologies, Ag | High-frequency switching transistor and high-frequency circuit |
US20060118884A1 (en) | 2004-11-05 | 2006-06-08 | Infineon Technologies Ag | High-frequency switching transistor and high-frequency circuit |
US7564103B2 (en) | 2004-11-05 | 2009-07-21 | Infineon Technologies Ag | High-frequency switching transistor and high-frequency circuit |
US20090278206A1 (en) | 2004-11-05 | 2009-11-12 | Infineon Technologies Ag | High-Frequency Switching Transistor and High-Frequency Circuit |
US8525272B2 (en) | 2004-11-05 | 2013-09-03 | Infineon Technologies Ag | High-frequency switching transistor and high-frequency circuit |
US20140001550A1 (en) | 2004-11-05 | 2014-01-02 | Infineon Technologies Ag | High-Frequency Switching Transistor and High-Frequency Circuit |
US7391282B2 (en) | 2004-11-17 | 2008-06-24 | Matsushita Electric Industrial Co., Ltd. | Radio-frequency switch circuit and semiconductor device |
US7551036B2 (en) | 2004-11-23 | 2009-06-23 | Universitat Stuttgart | Power amplifier for amplifying high-frequency (H.F.) signals |
US7546089B2 (en) | 2004-12-23 | 2009-06-09 | Triquint Semiconductor, Inc. | Switchable directional coupler for use with RF devices |
US20060161520A1 (en) | 2005-01-14 | 2006-07-20 | Microsoft Corporation | System and method for generating alternative search terms |
US20060194558A1 (en) | 2005-02-03 | 2006-08-31 | Kelly Dylan J | Canceling harmonics in semiconductor RF switches |
US8081928B2 (en) | 2005-02-03 | 2011-12-20 | Peregrine Semiconductor Corporation | Canceling harmonics in semiconductor RF switches |
US7619462B2 (en) | 2005-02-09 | 2009-11-17 | Peregrine Semiconductor Corporation | Unpowered switch and bleeder circuit |
US20060199563A1 (en) | 2005-02-09 | 2006-09-07 | Kelly Dylan J | Unpowered switch and bleeder circuit |
US7129545B2 (en) | 2005-02-24 | 2006-10-31 | International Business Machines Corporation | Charge modulation network for multiple power domains for silicon-on-insulator technology |
US8529949B2 (en) | 2005-03-17 | 2013-09-10 | Synthon Bv | Pharmaceutical tablets of crystalline type II aripiprazole |
US20060255852A1 (en) | 2005-05-13 | 2006-11-16 | Analog Devices, Inc. | Open drain driver, and a switch comprising the open drain driver |
US7710189B2 (en) | 2005-05-27 | 2010-05-04 | Nec Electronics Corporation | Semiconductor device for RF switching |
US7359677B2 (en) | 2005-06-10 | 2008-04-15 | Sige Semiconductor Inc. | Device and methods for high isolation and interference suppression switch-filter |
US20060281418A1 (en) | 2005-06-10 | 2006-12-14 | Huang Chun-Wen P | Device and methods for high isolation and interference suppression switch-filter |
US7432552B2 (en) | 2005-06-11 | 2008-10-07 | Seoul National University Industry Foundation | Body biasing structure of SOI |
US20080303080A1 (en) | 2005-06-21 | 2008-12-11 | Micron Technology, Inc. | Back-sided trapped non-volatile memory device |
US9087899B2 (en) | 2005-07-11 | 2015-07-21 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction |
US20080076371A1 (en) | 2005-07-11 | 2008-03-27 | Alexander Dribinsky | Circuit and method for controlling charge injection in radio frequency switches |
EP2348532A2 (en) | 2005-07-11 | 2011-07-27 | Peregrine Semiconductor Corporation | Apparatus for use in improving linearity of Mosfets using an accumulated charge sink |
EP2348536A2 (en) | 2005-07-11 | 2011-07-27 | Peregrine Semiconductor Corporation | Method and apparatus for use in approving linearity of MOSFETs using an accumulated charge sink |
US10680600B2 (en) | 2005-07-11 | 2020-06-09 | Psemi Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
US20110227637A1 (en) | 2005-07-11 | 2011-09-22 | Stuber Michael A | Method and Apparatus Improving Gate Oxide Reliability by Controlling Accumulated Charge |
US10622990B2 (en) | 2005-07-11 | 2020-04-14 | Psemi Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
US20070018247A1 (en) | 2005-07-11 | 2007-01-25 | Brindle Christopher N | Method and apparatus for use in improving linearity of MOSFET's using an accumulated charge sink |
US20200112305A1 (en) | 2005-07-11 | 2020-04-09 | Psemi Corporation | Method and apparatus for use in improving linearity of mosfets using an accumulated charge sink |
US20110169550A1 (en) | 2005-07-11 | 2011-07-14 | Brindle Christopher N | Method and Apparatus for Use in Improving Linearity of MOSFETs Using an Accumulated Charge Sink |
US20200067504A1 (en) | 2005-07-11 | 2020-02-27 | Psemi Corporation | Method and apparatus for use in improving linearity of mosfets using an accumulated charge sink |
US20200036377A1 (en) | 2005-07-11 | 2020-01-30 | Psemi Corporation | Method and apparatus for use in improving linearity of mosfets using an accumulated charge sink |
US8129787B2 (en) | 2005-07-11 | 2012-03-06 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
US20200036378A1 (en) | 2005-07-11 | 2020-01-30 | Psemi Corporation | Method and apparatus for use in improving linearity of mosfets using an accumulated charge sink |
US20190237579A1 (en) | 2005-07-11 | 2019-08-01 | Psemi Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs using an Accumulated Charge Sink-Harmonic Wrinkle Reduction |
US20190238126A1 (en) | 2005-07-11 | 2019-08-01 | Psemi Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs using an Accumulated Charge Sink |
EP2348533A3 (en) | 2005-07-11 | 2012-06-06 | Peregrine Semiconductor Corporation | Apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
US20120169398A1 (en) | 2005-07-11 | 2012-07-05 | Brindle Christopher N | Method and Apparatus for Use in Improving Linearity of MOSFETs Using an Accumulated Charge Sink |
US20070069291A1 (en) | 2005-07-11 | 2007-03-29 | Stuber Michael A | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US20190088781A1 (en) | 2005-07-11 | 2019-03-21 | Psemi Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs using an Accumulated Charge Sink-Harmonic Wrinkle Reduction |
US20120267719A1 (en) | 2005-07-11 | 2012-10-25 | Brindle Christopher N | Method and Apparatus for use in Improving Linearity of MOSFETS using an Accumulated Charge Sink-Harmonic Wrinkle Reduction |
US20190089348A1 (en) | 2005-07-11 | 2019-03-21 | Psemi Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs using an Accumulated Charge Sink |
JP2014239233A (en) | 2005-07-11 | 2014-12-18 | ペレグリン セミコンダクター コーポレイション | Method and apparatus for use in improving linearity of mosfets using accumulated charge sink |
US20150015321A1 (en) | 2005-07-11 | 2015-01-15 | Peregrine Semiconductor Corporation | Circuit and Method for Controlling Charge Injection in Radio Frequency Switches |
US10153763B2 (en) | 2005-07-11 | 2018-12-11 | Psemi Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
US10074746B2 (en) | 2005-07-11 | 2018-09-11 | Psemi Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink—harmonic wrinkle reduction |
US8405147B2 (en) | 2005-07-11 | 2013-03-26 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
US20180212599A1 (en) | 2005-07-11 | 2018-07-26 | Psemi Corporation | Circuit and Method for Controlling Charge Injection in Radio Frequency Switches |
US20180083614A1 (en) | 2005-07-11 | 2018-03-22 | Peregrine Semiconductor Corporatoin | Method and Apparatus for use in Improving Linearity of MOSFETs Using an Accumulated Charge Sink |
US20140312422A1 (en) | 2005-07-11 | 2014-10-23 | Peregrine Semiconductor Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs using an Accumulated Charge Sink-Harmonic Wrinkle Reduction |
JP5215850B2 (en) | 2005-07-11 | 2013-06-19 | ペレグリン セミコンダクター コーポレイション | Method and apparatus used to improve the linearity of a MOSFET using a stored charge sink |
US20180061985A1 (en) | 2005-07-11 | 2018-03-01 | Peregrine Semiconductor Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs using an Accumulated Charge Sink - Harmonic Wrinkle Reduction |
US7910993B2 (en) | 2005-07-11 | 2011-03-22 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFET's using an accumulated charge sink |
US7890891B2 (en) * | 2005-07-11 | 2011-02-15 | Peregrine Semiconductor Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US9887695B2 (en) | 2005-07-11 | 2018-02-06 | Peregrine Semiconductor Corporation | Circuit and method for controlling charge injection in radio frequency switches |
US9786781B2 (en) | 2005-07-11 | 2017-10-10 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction |
US9780775B2 (en) | 2005-07-11 | 2017-10-03 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
EP2348534A2 (en) | 2005-07-11 | 2011-07-27 | Peregrine Semiconductor Corporation | Apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
US20170236946A1 (en) | 2005-07-11 | 2017-08-17 | Peregrine Semiconductor Corporation | Method and Apparatus Improving Gate Oxide Reliability by Controlling Accumulated Charge |
US20170162692A1 (en) | 2005-07-11 | 2017-06-08 | Peregrine Semiconductor Corporation | Method and Apparatus for Use in Improving Linearity of MOSFETs Using an Accumulated Charge Sink-Harmonic Wrinkle Reduction |
US9653601B2 (en) | 2005-07-11 | 2017-05-16 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction |
US20130293280A1 (en) | 2005-07-11 | 2013-11-07 | Peregrine Semiconductor Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs using an Accumulated Charge Sink |
EP1902474B1 (en) | 2005-07-11 | 2017-04-12 | Peregrine Semiconductor Corporation | Apparatus for use in improving linearity of mosfets using an accumulated charge sink |
US9608619B2 (en) | 2005-07-11 | 2017-03-28 | Peregrine Semiconductor Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US20160226478A1 (en) | 2005-07-11 | 2016-08-04 | Peregrine Semiconductor Corporation | Circuit and Method for Controlling Charge Injection in Radio Frequency Switches |
US9397656B2 (en) | 2005-07-11 | 2016-07-19 | Peregrine Semiconductor Corporation | Circuit and method for controlling charge injection in radio frequency switches |
US20160191040A1 (en) | 2005-07-11 | 2016-06-30 | Peregrine Semiconductor Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs using an Accumulated Charge Sink |
JP2009500868A (en) | 2005-07-11 | 2009-01-08 | ペレグリン セミコンダクター コーポレイション | Method and apparatus used to improve the linearity of a MOSFET using a stored charge sink |
US20160064561A1 (en) | 2005-07-11 | 2016-03-03 | Peregrine Semiconductor Corporation | Method and Apparatus for use in Improving Linearity of MOSFETs Using an Accumulated Charge Sink-Harmonic Wrinkle Reduction |
US9130564B2 (en) | 2005-07-11 | 2015-09-08 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink |
WO2007008934A1 (en) | 2005-07-11 | 2007-01-18 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of mosfets using an accumulated charge sink |
EP2348535A2 (en) | 2005-07-11 | 2011-07-27 | Peregrine Semiconductor Corporation | Method and Apparatus for Use in Improving Linearity of MOSFETS Using an Accumulated Charge Sink |
US8954902B2 (en) | 2005-07-11 | 2015-02-10 | Peregrine Semiconductor Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US8742502B2 (en) | 2005-07-11 | 2014-06-03 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction |
US20140167834A1 (en) | 2005-07-11 | 2014-06-19 | Peregrine Semiconductor Corporation | Method and Apparatus Improving Gate Oxide Reliability by Controlling Accumulated Charge |
US20070023833A1 (en) | 2005-07-28 | 2007-02-01 | Serguei Okhonin | Method for reading a memory cell having an electrically floating body transistor, and memory cell and array implementing same |
US7266014B2 (en) | 2005-08-01 | 2007-09-04 | Macronix International Co., Ltd | Method of operating non-volatile memory device |
US20070045697A1 (en) | 2005-08-31 | 2007-03-01 | International Business Machines Corporation | Body-contacted semiconductor structures and methods of fabricating such body-contacted semiconductor structures |
WO2007033045A2 (en) | 2005-09-12 | 2007-03-22 | Idaho Research Foundation, Inc. | Stacked mosfets |
EP1925030A2 (en) | 2005-09-15 | 2008-05-28 | Peregrine Semiconductor Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
WO2007035610A2 (en) | 2005-09-15 | 2007-03-29 | Peregrine Semiconductor Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
WO2007035610A3 (en) | 2005-09-15 | 2008-10-16 | Peregrine Semiconductor Corp | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US8195103B2 (en) | 2006-02-15 | 2012-06-05 | Texas Instruments Incorporated | Linearization of a transmit amplifier |
US7984408B2 (en) | 2006-04-21 | 2011-07-19 | International Business Machines Corporation | Structures incorporating semiconductor device structures with reduced junction capacitance and drain induced barrier lowering |
US20080034335A1 (en) | 2006-04-21 | 2008-02-07 | International Business Machines Corporation | Design Structures Incorporating Semiconductor Device Structures with Reduced Junction Capacitance and Drain Induced Barrier Lowering |
US20070290744A1 (en) | 2006-05-31 | 2007-12-20 | Masakazu Adachi | Radio frequency switching circuit, radio frequency switching device, and transmitter module device |
US7756494B2 (en) | 2006-06-19 | 2010-07-13 | Renesas Technology Corp. | RF power amplifier |
US7808342B2 (en) | 2006-10-02 | 2010-10-05 | Skyworks Solutions, Inc. | Harmonic phase tuning filter for RF switches |
JP2010506156A (en) | 2006-10-06 | 2010-02-25 | テールズ | Hybrid INS / GNSS system with integrity monitoring and integrity monitoring method |
US20080191788A1 (en) | 2007-02-08 | 2008-08-14 | International Business Machines Corporation | Soi mosfet device with adjustable threshold voltage |
JP4183008B2 (en) | 2007-02-28 | 2008-11-19 | 松下電工株式会社 | Micro relay |
US20140165385A1 (en) | 2007-04-26 | 2014-06-19 | Peregrine Semiconductor Corporation | Tuning Capacitance to Enhance FET Stack Voltage Withstand |
US8536636B2 (en) | 2007-04-26 | 2013-09-17 | Peregrine Semiconductor Corporation | Tuning capacitance to enhance FET stack voltage withstand |
JP5591356B2 (en) | 2007-04-26 | 2014-09-17 | ペレグリン セミコンダクター コーポレイション | Capacitance adjustment to increase stack voltage tolerance |
US7960772B2 (en) | 2007-04-26 | 2011-06-14 | Peregrine Semiconductor Corporation | Tuning capacitance to enhance FET stack voltage withstand |
US20160191050A1 (en) | 2007-04-26 | 2016-06-30 | Peregrine Semiconductor Corporation | Tuning Capacitance to Enhance FET Stack Voltage Withstand |
US9177737B2 (en) | 2007-04-26 | 2015-11-03 | Peregrine Semiconductor Corporation | Tuning capacitance to enhance FET stack voltage withstand |
US20090007036A1 (en) | 2007-06-29 | 2009-01-01 | International Business Machines Corporation | Integrated Fin-Local Interconnect Structure |
US7817966B2 (en) | 2007-07-13 | 2010-10-19 | Skyworks Solutions, Inc. | Switching device with reduced intermodulation distortion |
US20090181630A1 (en) | 2008-01-15 | 2009-07-16 | Kabushiki Kaisha Toshiba | Radio frequency switch circuit |
US8008988B1 (en) | 2008-02-20 | 2011-08-30 | Triquint Semiconductor, Inc. | Radio frequency switch with improved intermodulation distortion through use of feed forward capacitor |
US20110002080A1 (en) | 2008-02-28 | 2011-01-06 | Peregrine Semiconductor Corporation | Method and apparatus for use in digitally tuning a capacitor in an integrated circuit device |
US8669804B2 (en) | 2008-02-28 | 2014-03-11 | Peregrine Semiconductor Corporation | Devices and methods for improving voltage handling and/or bi-directionality of stacks of elements when connected between terminals |
US9755615B2 (en) | 2008-02-28 | 2017-09-05 | Peregrine Semiconductor Corporation | Devices and methods for improving voltage handling and/or bi-directionality of stacks of elements when connected between terminals |
WO2009108391A1 (en) | 2008-02-28 | 2009-09-03 | Peregrine Semiconductor Corporation | Method and apparatus for use in digitally tuning a capacitor in an integrated circuit device |
US20100330938A1 (en) | 2008-03-13 | 2010-12-30 | Freescale Semiconductor, Inc. | Power detector |
US7868683B2 (en) | 2008-08-12 | 2011-01-11 | Infineon Technologies Ag | Switch using an accelerating element |
JP5299995B2 (en) | 2008-08-26 | 2013-09-25 | アルパイン株式会社 | Map display device |
US7936213B2 (en) | 2008-08-28 | 2011-05-03 | Xronet Corporation | Doherty amplifier and signal amplification system having the same, method for amplifying signal |
US8103226B2 (en) | 2008-10-28 | 2012-01-24 | Skyworks Solutions, Inc. | Power amplifier saturation detection |
US8131225B2 (en) | 2008-12-23 | 2012-03-06 | International Business Machines Corporation | BIAS voltage generation circuit for an SOI radio frequency switch |
US7786807B1 (en) | 2009-04-23 | 2010-08-31 | Broadcom Corporation | Cascode CMOS RF power amplifier with programmable feedback cascode bias under multiple supply voltages |
US8451044B2 (en) | 2009-06-29 | 2013-05-28 | Sige Semiconductor, Inc. | Switching circuit |
US8729949B2 (en) | 2009-06-29 | 2014-05-20 | Sige Semiconductor, Inc. | Switching circuit |
US20100327948A1 (en) | 2009-06-29 | 2010-12-30 | Sige Semiconductor Inc. | Switching Circuit |
US20130260698A1 (en) | 2009-06-29 | 2013-10-03 | Sige Semiconductor, Inc. | Switching circuit |
US8461903B1 (en) | 2009-09-11 | 2013-06-11 | Rf Micro Devices, Inc. | SOI switch enhancement |
US8232627B2 (en) | 2009-09-21 | 2012-07-31 | International Business Machines Corporation | Integrated circuit device with series-connected field effect transistors and integrated voltage equalization and method of forming the device |
US20170201250A1 (en) | 2009-10-16 | 2017-07-13 | Ferfics Limited | Switching system and method |
US20130009725A1 (en) | 2009-10-16 | 2013-01-10 | Ferfics Limited | Switching System and Method |
US8253494B2 (en) | 2009-12-15 | 2012-08-28 | Nxp B.V. | Doherty amplifier with composed transfer characteristic having multiple peak amplifiers |
US8111104B2 (en) | 2010-01-25 | 2012-02-07 | Peregrine Semiconductor Corporation | Biasing methods and devices for power amplifiers |
US8487706B2 (en) | 2010-01-25 | 2013-07-16 | Peregrine Semiconductor Corporation | Stacked linear power amplifier with capacitor feedback and resistor isolation |
US20110260780A1 (en) | 2010-04-27 | 2011-10-27 | Rf Micro Devices, Inc. | High power fet switch |
US20130278317A1 (en) | 2010-04-27 | 2013-10-24 | Rf Micro Devices, Inc. | Switchable capacitive elements for programmable capacitor arrays |
US20110299437A1 (en) | 2010-06-03 | 2011-12-08 | Broadcom Corporation | Front end module with compensating duplexer |
JP6334506B2 (en) | 2010-06-08 | 2018-05-30 | ザ ユニバーシティ オブ ユタ リサーチ ファウンデイション | Use of partially and fully sulfated hyaluronan |
US8330519B2 (en) | 2010-07-09 | 2012-12-11 | Sige Semiconductor Inc. | System and method of transistor switch biasing in a high power semiconductor switch |
US8350624B2 (en) | 2010-09-01 | 2013-01-08 | Peregrine Semiconductor Corporation | Amplifiers and related biasing methods and devices |
US20120064952A1 (en) | 2010-09-14 | 2012-03-15 | Renesas Electronics Corporation | Radio Frequency Module Having an Isolation Mode Between Transmission Mode and Power Saving Mode |
US8649741B2 (en) | 2010-09-14 | 2014-02-11 | Renesas Electronics Corporation | Radio frequency module having an isolation mode between transmission mode and power saving mode |
US9331738B2 (en) | 2010-10-06 | 2016-05-03 | Peregrine Semiconductor Corporation | Method, system, and apparatus for RF switching amplifier |
DE112011103554T5 (en) | 2010-10-20 | 2013-09-05 | Peregrine Semiconductor Corp. | Method and apparatus for use in improving a linearity of MOSFETs using a charge accumulation sink - reduction of harmonic wrinkles |
WO2012054642A1 (en) | 2010-10-20 | 2012-04-26 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of mosfets using an accumulated charge sink - harmonic wrinkle reduction |
JP6006219B2 (en) | 2010-10-20 | 2016-10-12 | ペレグリン セミコンダクター コーポレイション | Method and apparatus used to improve MOSFET linearity using stored charge sinks-Suppression of harmonic wrinkles |
US8427241B2 (en) | 2011-05-24 | 2013-04-23 | Amcom Communications, Inc. | High efficiency, high frequency amplifiers |
US20130015717A1 (en) | 2011-07-13 | 2013-01-17 | Dykstra Jeffrey A | Method and Apparatus for Transistor Switch Isolation |
US8729948B2 (en) | 2012-01-20 | 2014-05-20 | Samsung Electro-Mechanics Co., Ltd. | High frequency switch |
US8680928B2 (en) | 2012-03-29 | 2014-03-25 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Power amplifier including variable capacitor circuit |
US20150022256A1 (en) | 2012-07-07 | 2015-01-22 | Skyworks Solutions, Inc. | Radio-frequency switches having gate bias and frequency-tuned body bias |
JP6112795B2 (en) | 2012-07-13 | 2017-04-12 | スリーエム イノベイティブ プロパティズ カンパニー | Wire connector |
US20140028521A1 (en) | 2012-07-27 | 2014-01-30 | Rf Micro Devices, Inc. | Tuner topology for wide bandwidth |
US8779859B2 (en) | 2012-08-08 | 2014-07-15 | Qualcomm Incorporated | Multi-cascode amplifier bias techniques |
US20140085006A1 (en) | 2012-09-23 | 2014-03-27 | Dsp Group, Ltd. | Efficient Linear Integrated Power Amplifier Incorporating Low And High Power Operating Modes |
US20140087673A1 (en) | 2012-09-23 | 2014-03-27 | Dsp Group, Ltd. | CMOS Based TX/RX Switch |
US9219445B2 (en) | 2012-12-28 | 2015-12-22 | Peregrine Semiconductor Corporation | Optimization methods for amplifier with variable supply power |
US9276526B2 (en) | 2013-09-27 | 2016-03-01 | Peregrine Semiconductor Corporation | Amplifier with variable feedback impedance |
US9178493B1 (en) | 2013-09-30 | 2015-11-03 | Peregrine Semiconductor Corporation | Mismatch detection using replica circuit |
US9184709B2 (en) | 2013-10-08 | 2015-11-10 | Peregrine Semiconductor Corporation | Resonant pre-driver for switching amplifier |
US9160292B2 (en) | 2013-10-08 | 2015-10-13 | Peregrine Semiconductor Corporation | Load compensation in RF amplifiers |
JP5575348B1 (en) | 2014-01-20 | 2014-08-20 | 株式会社Leap | Connector manufacturing method |
US9673155B2 (en) | 2014-02-14 | 2017-06-06 | Peregrine Semiconductor Corporation | Integrated tunable filter architecture |
US20150236691A1 (en) | 2014-02-18 | 2015-08-20 | Acco | Switch Controls |
US9438223B2 (en) | 2014-05-20 | 2016-09-06 | Qualcomm Incorporated | Transistor based switch stack having filters for preserving AC equipotential nodes |
US9419560B2 (en) | 2014-05-23 | 2016-08-16 | Qualcomm Incorporated | Low power multi-stacked power amplifier |
US9467124B2 (en) | 2014-09-30 | 2016-10-11 | Skyworks Solutions, Inc. | Voltage generator with charge pump and related methods and apparatus |
US20180138272A1 (en) | 2015-04-14 | 2018-05-17 | Mitsubishi Electric Corporation | Semiconductor device |
US20160329891A1 (en) | 2015-05-06 | 2016-11-10 | Infineon Technologies Ag | System and Method for a Driving a Radio Frequency Switch |
US9948281B2 (en) | 2016-09-02 | 2018-04-17 | Peregrine Semiconductor Corporation | Positive logic digitally tunable capacitor |
US10122356B2 (en) | 2016-09-20 | 2018-11-06 | Kabushiki Kaisha Toshiba | Semiconductor switch |
US20180145678A1 (en) | 2016-11-18 | 2018-05-24 | Qorvo Us, Inc. | Stacked field-effect transistor switch |
Non-Patent Citations (1061)
Title |
---|
"A Voltage Regulator for GaAs FETs", Microwave Journal, 1995. |
"An Ultra-Thin Silicon Technology that Provides Integration Solutions on Standard CMOS", Peregrine Semiconductor, 1998. |
"CMOS Analog Switches", Harris, 1999, pp. 1-9. |
"CMOS SOI RF Switch Family", Honeywell, 2002, pp. 1-4. |
"CMOS SOI Technology", Honeywell, 2001, pp. 1-7. |
"Miniature Dual Control SP4T Switches for Low Cost Multiplexing", Hittite Microwave, 1995. |
"Positive Bias GaAs Multi-Throw Switches with Integrated TTL Decoders", Hittite Microwave, 2000. |
"Radiation Hardened CMOS Dual DPST Analog Switch", Intersil, 1999, pp. 1-2. |
"RF & Microwave Device Overview 2003—Silicon and GaAs Semiconductors", NEC, 2003. |
"RF Amplifier Design Using HFA3046, HFA3096, HFA3127, HFA3128 Transistor Arrays", Intersil Corporation, 1996, pp. 1-4. |
"SA630 Single Pole Double Throw (SPDT) Switch", Philips Semiconductors, 1997. |
"Silicon Wave SiW1502 Radio Modem IC", Silicon Wave, 2000, pp. 1-21. |
"uPG13xG Series L-Band SPDT Switch GaAs MMIC", NEC, 1996, pp. 1-30. |
Abidi, "Low Power Radio Frequency IC's for Portable Communications", IEEE, 1995, pp. 544-569. |
Abidi—"Low Power Radio Frequency IC's for Portable Communications", IEEE 1995, pp. 544-569, 26 pages, Doc 0213. |
Adan, et al., "Linearity and Low Noise Performance of SOIMOSFETs for RF Applications", IEEE International SOI Conference, 2000, pp. 30-31. |
Adan, et al., "Linearity and Low-Noise Performance of SOI MOSFETs for RF Applications", IEEE Transactions on Electron Devices, vol. 49, No. 5, May 2002, pp. 881-888. |
Adan, et al., "OFF-State Leakage Current Mechanisms in BulkSi and SOI MOSFETs and Their Impact on CMOS ULSIs Standby Current", IEEE Transactions on Electron Devices, vol. 48, No. 9, Sep. 2001, pp. 2050-2057. |
Adan—"Linearity and Low Noise Performance of SOI MOSFETs for RF Applications", IEEE International SOI Conference, 2000, pp. 30-31, 2 pages, Doc 0426. |
Adan—"Linearity and Low-Noise Performance of SOI MOSFETs for RF Applications", IEEE Transactions on Electron Devices, May 2002 Vol. 49, No. 5, pp. 881-888, 8 pages, Doc 0555. |
Adan—"Off-State Leakage Current Mechanisms in BulkSi and SOI MOSFETs and Their Impact on CMOS ULSIs Standby Current", IEEE Transactions on Electron Devices, vol. 48, No. 9, Sep. 2001, pp. 2050-2057, 8 pages, Doc 0528. |
Adriaensen, et al., "Analysis and Potential of the Bipolar- and Hybrid-Mode Thin-Film SOI MOSFETs for High-Temperature Applications", Laboratoire de Microelectronique, Universite catholique de Louvain, May 2001, 5 pgs. |
Adriaensen—"Analysis and Potential of the Bipolar-and Hybrid-Mode Thin-Film SOI MOSFETs for High-Temperature Applications", Laboratoire de Macroelectronique, Universite Catholique de Louvain, May 2001, 5 pages, Doc 0519. |
Ajjkuttira, et al., "A Fully Integrated CMOS RFIC for Bluetooth Applications", IEEE International Solid-State Circuits Conference, 2001, pp. 1-3. |
Ajjkuttira—"A Fully Integrated CMOS RFIC for Bluetooth Applications", IEEE International Solid-State Circuits Conference, 2001, pp. 1-3, 3 pages, Doc 0473. |
Akarvardar, et al., "Multi-Bias Dependence of Threshold Voltage, Subthreshold Swing, and Mobility in G4-FETs", Institute of Microelectronics, Electromagnetism, and Photonics, IEEE 2003, pp. 127-130. |
Akarvardar, et al., "Threshold Voltage Model of the SOI 4-Gate Transistor", 2004 IEEE International SOI Conference, Oct. 2004, pp. 89-90. |
Akarvardar—"Multi-Bias Dependence of Threshold Voltage, Subthreshold Swing, and Mobility in G4-FETs", Institute of Microelectronics, Electromagnetism, and Photonics, IEEE Oct. 2003, pp. 127-130, 4 pages, Doc 1075. |
Akarvardar—"Threshold Voltage Model of the SOI 4-Gate Transistor", 2004 IEEE International SOI Conference, October 4-7, 2004, pp. 89-90, 2 pages, Doc 0613. |
Allen, Thomas P., "Characterization and Modeling of Silicon-on-Insulator Field Effect Transistors", Department of Electrical Engineering and Computer Science, MIT, May 20, 1999, 80 pgs. |
Allen—"Characterization and Modeling of Silicon-on-Insulator Field Effect Transistors", Department of Electrical Engineering and Computer Science, MIT May 20, 1999, 80 pages, Doc 0419. |
Analog Devices, "CMOS, Low Voltage RF/Video, SPST Switch", Analog Devices, inc., 1999, pp. 1-10. |
Analog Devices—"CMOS, Low Voltage RF/Video, SPST Switch", Analog Devices, Inc. 1999, pp. 1-10, 10 pages, Doc 0376. |
Analog Devices—"LC2MOS High Speed, Quad SPST Switch", Rev. B, 8 pages, Apr. 1988, Doc 1076. |
Analog Devices—"LC2MOS Quad SPST Switch", Rev. B, 6 pages, Jul. 1992, Doc 1077. |
Apel, et al., "A GaAs MMIC Transceiver for 2.45 GHz Wireless Commercial Products", Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1994, pp. 15-18. |
Apel—"A GaAs MMIC Transceiver for 2.45 GHz Wireless Commercial Products", Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1994, pp. 15-18, 4 pages, Doc 0201. |
Aquilani, Communication and supplementary European Search Report dated Nov. 2009 relating to appln. No. 05763216. |
Aquilani, Communications pursuant to Article 94(3) EPC received from the EPO dated Mar. 2010 relating to appln. No. 05763216.8. |
Armijos, "High Speed DMOS FET Analog Switches and Switch Arrays", Temic Semiconductors 1994, pp. 1-10. |
Armijos—"High Speed DMOS FET Analog Switches and Switch Arrays", Temic Semiconductors Jun. 22, 1994, pp. 1-10, 10 pages, Doc 0202. |
Assaderaghi, "DTMOS: Its Derivatives and Variations, and Their Potential Applications", The 12th Int'l Conference on Microelectronics, Nov. 2000, pp. 9-10. |
Assaderaghi, et al, "Transient Pass-Transistor Leakage Current in SOI MOSFET's", IEEE Electron Device Letters, vol. 18, No. 6, Jun. 1997, pp. 241-243. |
Assaderaghi, et al., "A Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra-Low Voltage Operation", Int'l Electron Devices Meeting, Dec. 1994, pp. 809-812. |
Assaderaghi, et al., "A Dynamic Threshold-voltage MOSFET (DTMOS) for Ultra-low Voltage Operation" IEEE 1994, IEDM 94-809-812, 4 pgs. |
Assaderaghi, et al., "Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra Low Voltage VLSI", IEEE Transactions on Electron Devices, vol. 44, No. 3, Mar. 1997, pp. 414-422. |
Assaderaghi, et al., "Dynamic Threshold-Voltage MOSFET (DTMOS) for Ultra-Low Voltage VLSI", IEEE Transactions on Electron, vol. 44, No. 3, Mar. 1997, pp. 414-422. |
Assaderaghi, et al., "History Dependence of Non-Fully Depleted (NFD) Digital SOI Circuits", 1996 Symposium on VLSI Technology Digest of Technical Papers 13.1, 1996, pp. 122-123. |
Assaderaghi—"A Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra-low Voltage Operation", 1994, IEEE p. 33.1.1-33.1.4, 4 pages, Doc 0203. |
Assaderaghi—"DTMOS: Its Derivatives and Variations, and Their Potential Applications", The 12th Intl Conference on Microelectronics, Nov. 2000, pp. 9-10, 2 pages, Doc 0467. |
Assaderaghi—"Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra Low Voltage Operation", International Electron Devices Meeting, December 1994, pp. 809-812, 4 pages, Doc 0212. |
Assaderaghi—"Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra Low Voltage VLSI", IEEE Transactions on Electron Devices, vol. 44, No. 3, Mar. 1997, pp. 414-422. |
Assaderaghi—"History Dependence of Non-Fully Depleted (NFD) Digital SOI Circuits", 1996 Symposium on VLSI Technology Digest of Technical Papers 13.1, 1996, pp. 122-123, 2 pages, Doc 0235. |
Assaderaghi—"Transient Pass-Transistor Leakage Current in SOI MOSFETs", IEEE Electron Device Letters, vol. 18, No. 6, Jun. 1997, pp. 241-243, 3 pages, Doc 0312. |
Ayasli, "Microwave Switching with GaAs FETs", Microwave Journal, 1982, pp. 719-723. |
Ayasli, et al., "A Monolithic Single-Chip X-Band Four-Bit Phase Shifter", IEEE Transactions on Microwave Theory and Techniques, vol. MTT-30, No. 12, Dec. 1982, pp. 2201-2206. |
Ayasli, et al., "An X-Band 10 W Monolithic Transmit-Receive GaAs FET Switch", Raytheon Research Division, 1982 IEEE, pp. 42-46. |
Ayasli—"A Monolithic Single-Chip X-Band Four-Bit Phase Shifter", IEEE Transactions on Microwave Theory and Techniques, vol. MTT-30, No. 12, Dec. 1982, pp. 2201-2206, 6 pages, Doc 0159. |
Ayasli—"An X-Band 10 W Monolithic Transmit-Receive GaAs FET Switch", Raytheon Research Division, May 31-Jun. 1, 1983 IEEE, pp. 42-46, 5 pages, Doc 0155. |
Ayasli—"Microwave Switching with GaAs FETs", Microwave Journal, Nov. 1982, pp. 719-723, 10 pages, Doc 0156. |
Bahl, "Lumped Elements for RF and Microwave Circuits", Artech House, 2003, pp. 353-394. |
Bahl—"Lumped Elements for RF and Microwave Circuits", Artech House, 2003. pp. 353-394, 58 pages, Doc 0563. |
Baker, et al., "Designing Nanosecond High Voltage Pulse Generators Using Power MOSFET's", Electronic Letters, 1994, pp. 1634-1635. |
Baker, et al., "Series Operation of Power MOSFETs for High Speed Voltage Switching Applications", American Institute of Physics, 1993, pp. 1655-1656. |
Baker, et al., "Stacking Power MOSFETs for Use in High Speed Instrumentation", American Institute of Physics, 1992, pp. 5799-5801. |
Baker—"Designing Nanosecond High Voltage Pulse Generators Using Power MOSFETs", Electronic Letters, 1994, pp. 1634-1635, 2 pages, Doc 0204. |
Baker—"Series Operation of Power MOSFETs for High Speed Voltage Switching Applications", American Institute of Physics, 1993, pp. 1655-1656, 2 pages, Doc 0198. |
Baker—"Stacking Power MOSFETs for Use in High Speed Instrumentation", American Institute of Physics, 1992, pp. 5799-5801, 3 pages, Doc 0193. |
Barker, Communications Electronics—Systems, Circuits, and Devices, 1987, Prentice-Hall. |
Barker—"Communications Electronics-Systems, Circuits and Devices", Jan. 1, 1987 Prentice-Hall, 347 pages, Doc 0163 (A-D). |
Bawedin, et al., "Unusual Floating Body Effect in Fully Depleted MOSFETs", IMEP, Enserg, France and Microelectronics Laboratory, UCL, Belgium, Oct. 2004, 22 pgs. |
Bawedin—"Unusual Floating Body Effect in Fully Depleted MOSFETs", IMEP, Enserg, France and Microelectronics Laboratory, Universite Catholique de Louvain, Belgium, Oct. 2004, 22 pages, Doc 0614. |
Bernkopf, et al., "A High Power K/Ka-Band Monolithic T/R Switch", 1991 IEEE, IEEE 1991 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 15-18. |
Bernkopf—"A High Power K/Ka-Band Monolithic T/R Switch", 1991 IEEE, IEEE 1991 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 15-18, 4 pages, Doc 0186. |
Bernstein, et al., "Design and CAD Challenges in sub-90nm CMOS Technologies", IBM Thomas J. Watson Research Center, NY, Nov. 11-13, 2003, pp. 129-136. |
Bernstein, et al., "SOI Circuit Design Concepts", Springer Science + Business Media, 2000. |
Bernstein—"Design and CAD Challenges in sub-90nm CMOS Technologies", IBL Thomas J. Watson Research Center, NY, Nov. 11-13, 2003, pp. 129-136, 8 pages, Doc 0595. |
Bernstein—"SOI Circuit Design Concepts", IBM Microelectronics 2007, 239 pages, Doc 0654. |
Bernstein—"SOI Circuit Design Concepts", Springer Science + Business Media 2000, 239 pages, Doc 0427 (A-B). |
Bolam, et al., "Reliability Issues for Silicon-on-Insulator", IBM Micro Electronics Division, IEEE 2000, pp. 6.4.1-6.4.4. |
Bolam—"Reliability Issues for Silicon-on-Insulator", IBM Microelectronics Division, IEEE 2000, p. 6.4.1-6.4.4, 4 pages, Doc 0428. |
Bonkowski, et al., "Integraton of Triple Band GSM Antenna Switch Module Using SOI CMOS", IEEE Radio Frequency Integrated Circuits Symposium, 2004, pp. 511-514. |
Bonkowski—"Integration of Triple Band GSM Antenna Switch Module Using SOI CMOS", IEEE Radio Frequency Integrated Circuits Symposium, 2004, pp. 511-514, 4 pages, Doc 0598. |
Botto, et al., "Series Connected Soft Switched IGBTs for High Power, High Voltage Drives Applications: Experimental Results", IEEE, 1997, pp. 3-7. |
Botto—"Series Connected Soft Switched IGBTs for High Power, High Voltage Drives Applications: Experimental Results," IEEE 1997, pp. 3-7, 5 pages, Doc 0271. |
Brindle, Chris, et al., Translation of a Response filed in the Chinese Patent Office for related appln. No. 200680025128.7 dated Nov. 30, 2009, 3 pgs. |
Brindle, et al., Amendment After Final filed in the USPTO dated Dec. 27, 2013 for related U.S. Appl. No. 13/277,108, 8 pgs. |
Brindle, et al., Amendment filed in the USPTO dated Dec. 26, 2013 for related U.S. Appl. No. 13/850,251, 22 pgs. |
Brindle, et al., Amendment filed in the USPTO dated Oct. 2, 2014 for U.S. Appl. No. 13/850,251, 13 pgs. |
Brindle, et al., Amendment filed in the USPTO for related U.S. Appl. No. 11/484,370, dated Jul. 6, 2010, 23 pgs. |
Brindle, et al., Amendment filed in USPTO dated Jul. 18, 2013 for related U.S. Appl. No. 13/227,108, 33 pgs. |
Brindle, et al., Continuation application and Figures as filed in the USPTO on Mar. 5, 2014 for related U.S. Appl. No. 14/198,315, 111 pgs. |
Brindle, et al., Preliminary Amendment filed in USPTO dated Jul. 19, 2013 for related U.S. Appl. No. 13/850,251, 21 pgs. |
Brindle, et al., Response filed in the EPO for related appl. No. 06814836.0 dated Oct. 12, 2010, 24 pgs. |
Brindle, et al., Response filed in the EPO for related appln. No. 06814836.0-1235 dated Oct. 12, 2010. |
Brindle, et al., Response filed in the USPTO dated Aug. 24, 2009 for related U.S. Appl. No. 11/484,370, 5 pgs. |
Brindle, et al., Response filed in the USPTO dated Dec. 26, 2012 for related U.S. Appl. No. 13/277,108, 19 pgs. |
Brindle, et al., Response filed in the USPTO dated Jan. 20, 2009 for related U.S. Appl. No. 11/484,370, 5 pgs. |
Brindle, et al., Translation of a response filed with the Chinese Patent Office dated Nov. 30, 2009 relating to appln. No. 200680025128.7. |
BRINDLE—Issue Fee Payment and 312 Amendment filed Jan. 2, 2020 for U.S. Appl. No. 16/377,026, 26 pages, Doc 9059. |
BRINDLE—Issue Fee Payment and 312 Response filed Mar. 16, 2021 for U.S. Appl. No. 16/739,093, 6 pages, Doc 9308. |
BRINDLE—Response to Notice of Missing Parts and Preliminary Amendment filed Jun. 30, 2020 for U.S. Appl. No. 16/739,093, 19 pages, Doc 9219. |
BRINDLE—Response to Notice to File Corrected Application Papers filed Mar. 15, 2021 for U.S. Appl. No. 16/739,093, 8 pages, Doc 9307. |
BRINDLE—Terminal Disclaimers filed Jul. 1, 2020 for U.S. Appl. No. 16/739,093, 7 pages, Doc 9220. |
BRINDLE—U.S. Appl. No. 16/739,093, filed Jan. 9, 2020, 132 pages, Doc 9066. |
Brinkman, et al., Respondents' Notice of Prior Art, Investigation No. 337-TA-848, dated Aug. 31, 2012, 59 pgs. |
Brosa, Anna-Maria, Extended Search Report received from the EPO dated May 27, 2014 for related appln. No. 14165804.7, 8 pgs. |
Bullock, "Transceiver and System Design for Digital Communication", Noble, 2000. |
Bullock—"Transceiver and System Design for Digital Communication", Noble 2000, 142 pages, Doc 0431 (A-B). |
Burgener, "CMOS SOS Switches Offer Useful Features, High Integration", Microwaves & RF, 2001, pp. 107-118. |
Burgener, CMOS SOS Switched Offer Useful Features, High Integration, CMOS SOS Switches, Microwaves & RF, Aug. 2001, p. 107-118. |
Burgener, et al., "Switch Circuit and Method of Switching Radio Frequency Signals", U.S. Appl. No. 14/062,791, filed Oct. 24, 2013, 55 pgs. |
Burgener, et al., Amendment filed in the USPTO dated Apr. 2010 relating to U.S. Appl. No. 11/501,125. |
Burgener, et al., Amendment filed in the USPTO dated Dec. 2005 relating to U.S. Appl. No. 10/922,135. |
Burgener, et al., Amendment filed in the USPTO dated May 2008 relating to U.S. Appl. No. 11/582,206. |
Burgener, et al., Comments on Examiners Statements of Reasons for Allowance filed in the USPTO dated Aug. 2004 relating to U.S. Appl. No. 10/267,531. |
Burgener, et al., Response filed in the USPTO dated May 2006 relating to U.S. Appl. No. 10/922,135. |
Burgener, et al., Response filed in the USPTO dated Nov. 24, 2014 for U.S. Appl. No. 14/062,791, 8 pgs. |
Burgener—"CMOS SOS Switches Offer Useful Features, High Integration", CMOS SOS Switches, Microwaves & RF, Aug. 2001, pp. 107-118, 7 pages, Doc 0523. |
Burghartz, "Integrated RF and Microwave Components in BiCMOS Technology", IEEE Transactions on Electron Devices, 1996, pp. 1559-1570. |
Burghartz—"Integrated RF and Microwave Components in BiCMOS Technology", IEEE Transactions on Electron Devices, 1996, pp. 1559-1570, 12 pages, Doc 0236. |
Carr, "Secrets of RF Circuit Design", McGraw-Hill, 1997. |
Carr—"Secrets of RF Circuit Design", McGraw-Hill, 1997, 293 pages, Doc 0272 (A-D). |
Casu, et al., "Comparative Analysis of PD-SOI Active Body-Biasing Circuits", IEEE Int'l SOI Conference, Oct. 2000, pp. 94-95. |
Casu, et al., "Synthesis of Low-Leakage PD-SOI Circuits with Body Biasing", Int'l Symposium on Low Power Electronics and Design, Aug. 2001, pp. 287-290. |
Casu, Mario Roberto, "High Performance Digital CMOS Circuits in PD-SOI Technology: Modeling and Design", Tesi di Dottorato di Recerca, Gennaio 2002, Politecnico di Torino, Corso di Dottorato di Ricerca in Ingegneria Elettronica e delle Communicazioni, 200 pgs. |
Casu—"Comparative Analysis of PD-SOI Active Body-Biasing Circuits", IEEE Intl SOI Conference, Oct. 2000, pp. 94-95, 2 pages, Doc 0462. |
Casu—"High Performance Digital CMOS Circuits in PD-SOI Technology: Modeling and Design", Tesi di Dottorato di Recerca, Gennaio 2002, Politecnico di Torina, Corso di Dottorato di Ricerca in Ingegneria Elettronica e delle Communicazioni, 200 pages, Doc 0532. |
Casu—"Synthesis of Low-Leakage PD-SOI Circuits with Body Biasing", Intl Symposium on Low Power Electronics and Design, pp. 287-290, Aug. 6-7, 2001, 4 pages, Doc 0524. |
Cathelin, et al., "Antenna Switch Devices in RF Modules for Mobile Applications", ST Microelectronics, Front-End Technology and Manufacturing, Crolles, France, Mar. 2005, 42 pgs. |
Cathelin—"Antenna Switch Devices in RF Modules for Mobile Applications", ST Microelectronics, Front-End Technology Manufacturing, Crolles, France, Mar. 2005, 42 pages, Doc 0623. |
Caverly, "A Project Oriented Undergraduate CMOS Analog Microelectronic System Design Course", IEEE, 1997, pp. 87-88. |
Caverly, "Development of a CMOS Cell Library for RF Wireless and Telecommunications Applications", VLSI Symposium, 1998. |
Caverly, "Distortion in GaAs MESFET Switch Circuits", 1994. |
Caverly, "Distortion in Microwave Control Devices", 1997. |
Caverly, "Distortion Properties of Gallium Arsenide and Silicon RF and Microwave Switches", IEEE, 1997, pp. 153-156. |
Caverly, "High Power Gallium Nitride Devices for Microwave and RF Control Applications", 1999, pp. 1-30. |
Caverly, "High Power Gallium Nitride Devices for Microwave and RF Control Applications", 2000, pp. 1-33. |
Caverly, "Linear and Nonlinear Characteristics of the Silicon CMOS Monolithic 50-Omega Microwave and RF Control Element", IEEE Journal of Solid-State Circuits, 1999, pp. 124-126. |
Caverly, "Nonlinear Properties of Gallium Arsenide and Silicon FET-Based RF and Microwave Switches", IEEE, 1998, pp. 1-4. |
Caverly, et al., "A Silicon CMOS Monolithic RF and Microwave Switching Element", 27th European Microwave Conference, 1997, pp. 1046-1051. |
Caverly, et al., "CMOS RF Circuits for Integrated Wireless Systems", IEEE, 1998, pp. 1-4. |
Caverly, et al., "Gallium Nitride-Based Microwave and RF Control Devices", 2001. |
Caverly, et al., "On-State Distortion in High Electron Mobility Transistor Microwave and RF Switch Control Circuits", IEEE Transactions on Microwave Theory and Techniques, 2000, pp. 98-103. |
Caverly, et al., "SPICE Modeling of Microwave and RF Control Diodes", IEEE, 2000, pp. 28-31. |
Caverly—"A Project Oriented Undergraduate CMOS Analog Microelectronic System Design Course", IEEE, 1997, pp. 87-88, 2 pages, Doc 0274. |
Caverly—"A Silicon CMOS Monolithic RF and Microwave Switching Element", 27th European Microwave Conference, 1987, pp. 1046-1051, 10 pages, Doc 0166. |
Caverly—"CMOS RF Circuits for Integrated Wireless Systems", IEEE 1998, pp. 1-4, 4 pages, Doc 0328. |
Caverly—"Development of a CMOS Cell Library for RF Wireless and Telecommunications Applications", VLSI Symposium, 1998, 6 pages, Doc 0329. |
Caverly—"Distortion in GaAs MESFET Switch Circuits", 1994, 5 pages, Doc 0205. |
Caverly—"Distortion Properties of Gallium Arsenide and Silicon RF and Microwave Switches", IEEE, 1997, pp. 153-156, 4 pages, Doc 0276. |
Caverly—"Gallium Nitride-Based Microwave and RF Control Devices", 2001, 17 pages, Doc 0475. |
Caverly—"High Power Gallium Nitride Devices for Microwave and RF Control Applications", 1999, pp. 1-30, 30 pages, Doc 0377. |
Caverly—"High Power Gallium Nitride Devices for Microwave and RF Control Applications", 2000, pp. 1-33, 35 pages, Doc 0432. |
Caverly—"Linear and Nonlinear Characteristics of the Silicon CMOS Monolithic 50-Omega Microwave and RF Control Element", IEEE Journal of Solid-State Circuits, vol. 34, No. 1, Jan. 1999, pp. 124-126, 3 pages, Doc 0378. |
Caverly—"Nonlinear Properties of Gallium Arsenide and Silicon FET-Based RF and Microwave Switches", IEEE 1998, pp. 1-4, 4 pages, Doc 0330. |
Caverly—"On-State Distortion in High Electron Mobility Transistor Microwave and RF Switch Control Circuits", IEEE Transactions on Microwave Theory and Techniques, 2000, pp. 98-103, 6 pages, Doc 0433. |
Caverly—"Spice Modeling of Microwave and RF Control Diodes", IEEE 2000, pp. 28-31, 4 pages, Doc 0434. |
Caverly—Distortion in Microwave Control Devices, 1997, 10 pages, Doc 0275. |
Chan, et al., "A Novel SOI CBiCMOS Compatible Device Structure for Analog and Mixed-Mode Circuits", Dept. of EECS, University of California at Berkeley, IEEE 1995, pp. 40-43. |
Chan, et al., "Comparative Study of Fully Depleted and Body-Grounded Non Fully Depleted SOI MOSFET's for High Performance Analog and Mixed Signal Circuits", IEEE Transactions on Electron Devices, vol. 42, No. 11, Nov. 1995, pp. 1975-1981. |
Chan—"A Novel SOI CBiCMOS Compatible Device Structure for Analog and Mixed-Mode Circuits", Dept. of EECS, University of California at Berkeley, IEEE Nov. 1995, pp. 40-43, 4 pages, Doc 1078. |
Chan—"Comparative Study of Fully Depleted and Body-Grounded Non Fully Depleted SOI MOSFETs for High Performance Analog and Mixed Signal Circuits", IEEE Transactions on Electron Devices, vol. 42, No. 11, Nov. 1995, pp. 1975-1981, 7 pages, Doc 0234. |
Chang, et al., "Investigations of Bulk Dynamic Threshold-Voltage MOSFET with 65 GHz "Normal-Mode" Ft and 220GHz "Over-Drive Mode" Ft for RF Applications", Institute of Electronics, National Chiao-Tung Universtiy, Taiwan, 2001 Symposium on VLSI Technology Digest of Technical Papers, pp. 89-90. |
Chang—"Investigations of Bulk Dynamic Threshold-Voltage MOSFET with 65 GHz "Normal-Mode" Ft and 220GHz "Over-Drive Mode" FT for RF Applications", Institute of Electronics, National Chiao-Tung University, Taiwan, 2001 Symposium on VLSI Technology Digest of Technical Papers, pp. 89-90, 2 pages, Doc 0476. |
Chao, et al., "High-voltage and High-temperature Applications of DTMOS with Reverse Schottky Barrier on Substrate Contacts", IEEE Electron Device Letters, vol. 25, No. 2, Feb. 2004, pp. 86-88. |
Chao, et al., "High-Voltage and High-Temperature Applications of DTMOS with Reverse Schottky Barrier on Substrate Contacts", vol. 25, No. 2, Feb. 2004, pp. 86-88. |
Chao—"High-Voltage and High-Temperature Applications of DTMOS with Reverse Schottky Barrier on Substrate Contacts", vol. 25, No. 2, Feb. 2004, pp. 86-88, 3 pages, Doc 0605. |
Chen, et al., "Dual-Gate GaAs FET: A Versatile Circuit Component for MMICs", Microwave Journal, Jun. 1989, pp. 125-135. |
Chen, et al., "Low Power, Multi-Gigabit DRAM Cell Design Issues Using SOI Technologies", http://bwrc.eecs.berkeley.edu/people/grad_students/chenff/reports, May 1999. |
Chen, Suheng, "G4-FET Based Voltage Reference", Masters Theses. University of Tennessee, Knoxville, Trace: Tennessee Research and Creative Exchange, May 2004, 57 pgs. |
Chen—"Dual-Gate GaAs FET: A Versatile Circuit Component for MMICs", Microwave Journal, Jun. 1989, pp. 125-135, 7 pages, Doc 0177. |
Chen—"G4-FET Based Voltage Reference", Masters Theses, University of Tennessee, Knoxville, Trace: Tennessee Research and Creative Exchange, May 2004, 57 pages, Doc 0607. |
Chen—"Low Power, Multi-Gigabit DRAM Cell Design Issues Using SOI Technologies", http://bwrc.eecs.berkeley.edu/people/grad_students/chenff/reports, May 14, 1999, 6 pages, Doc 0418. |
Cheng, et al., "Gate-Channel Capacitance Characteristics in the Fully-Depleted SOI MOSFET", IEEE Transactions on Electron Devices, vol. 48, No. 2, Feb. 2001, pp. 388-391. |
Cheng—"Gate-Channel Capacitance Characteristics in the Fully-Depleted SOI MOSFET", IEEE Transactions on Electron Devices, vol. 48, No. 2, Feb. 2001, pp. 388-391, 4 pages, Doc 0515. |
Cherne, et al., U.S. Statutory Invention Registration No. H1435, published May 2, 1995 |
Cherne—U.S. Statutory Invention Registration No. H1435, published May 2, 1995, 12 pages, Doc 0232. |
Chinese Patent Office, Translation of Office Action dated Nov. 2, 2011 for related appln. No. 200680025128.7, 12 pgs. |
Cho, et al., "Comparative Assessment of Adaptive Body-Bias SOI Pass-Transistor Logic", Fourth Int'l Symposium on Quality Electronic Design, Mar. 2003, pp. 55-60. |
Cho—"Comparative Assessment of Adaptive Body-Bias SOI Pass-Transistor Logic", Fourth Intl Symposium on Quality Electronic Design, Mar. 2003, pp. 55-60, 6 pages, Doc 0583. |
Choumei, et al., "A High Efficiency, 2V Single Supply Voltage Operation RF Front End MMIC for 1.9GHz Personal Handy Phone Systems", IEEE, 1998, pp. 73-76. |
Choumei—A High Efficiency, 2V Single Supply Voltage Operation RF Front End MMIC for 1.9GHz Personal Handy Phone Systems:, IEEE, 1998, pp. 73-76, 4 pages, Doc 0331. |
Chow, Charles Chiang, Advisory Action received from the USPTO dated May 12, 2011 for related U.S. Appl. No. 11/347,671, 3 pgs. |
Chow, Charles Chiang, Notice of Allowance received from the USPTO dated Aug. 16, 2011 for related U.S. Appl. No. 11/347,671, 12 pgs. |
Chow, Charles Chiang, Notice of Panel Decision from Pre-Appeal Brief Review received from the USPTO dated Jul. 22, 2011 for related U.S. Appl. No. 11/347,671, 2 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Apr. 28, 2010 for related U.S. Appl. No. 11/347,671, 20 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Aug. 20, 2010 for related U.S. Appl. No. 11/347,671, 18 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Jul. 20, 2009 for related U.S. Appl. No. 11/347,671, 17 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Mar. 2, 2011 for related U.S. Appl. No. 11/347,671, 15 pgs. |
Chow, Charles Chiang, Office Action received from USPTO dated Apr. 16, 2009 for related U.S. Appl. No. 11/347,671, 16 pgs. |
Chow, Charles Chiang, Office Action received from USPTO dated Aug. 19, 2008 for related U.S. Appl. No. 11/347,671, 14 pgs. |
Chow, Office Action from the USPTO dated Apr. 2010 relating to U.S. Appl. No. 11/347,671. |
Chow, Office Action from the USPTO dated Aug. 2010 relating to U.S. Appl. No. 11/347,671. |
Chuang, et al., "SOI for Digital CMOS VLSI Design: Design Consideration and Advances", Proceedings of the IEEE, vol. 86, No. 4, Apr. 1998, pp. 689-720. |
Chuang—"SOI for Digital CMOS VLSI Design: Design Considerations and Advances", Proceedings of the IEEE vol. 86, No. 4, April 1, 1998 pp. 689-720, 32 pages, Doc 1079. |
Chung, et al., "A New SOI Inverter for Low Power Applications", IEEE SOI Conference, Oct. 1996, pp. 20-21. |
Chung, et al., "A New SOI Inverter Using Dynamic Threshold for Low-Power Applications", IEEE Electron Device Letters, vol. 18, No. 6, Jun. 1997, pp. 248-250. |
Chung, et al., "A New SOI MOSFET Structure with Junction Type Body Contact", Int'l Electron Device Meeting (IEDM) Technical Digest, 1999, pp. 59-62. |
Chung, et al., "SOI MOSFET Structure with a Junction Type Body Contact for Suppression of Pass Gate Leakage", IEEE Transactions on Electron Devices, vol. 48, No. 7, Jul. 2001. |
Chung, et al., "SOI MOSFET Structure with a Junction Type Body Contact for Suppression of Pass Gate Leakage", IEEE Transactions on Elelctron Devices, vol. 48, No. 7, Jul. 2001. |
Chung, et al., "SOI MOSFET Structure with a Junction-Type Body Contact for Suppression of Pass Gate Leakage", IEEE Transactions on Electron Devices, vol. 48, No. 7, Jul. 2001, pp. 1360-1365. |
Chung—"A New SOI Inverter for Low Power Applications", IEEE SOI Conference, Oct. 1996, pp. 20-21,2 pages, Doc 0267. |
Chung—"A New SOI Inverter Using Dynamic Threshold for Low-Power Applications", IEEE Electron Device Letters, vol. 18, No. 6, Jun. 1997, pp. 248-250, 3 pages, Doc 0313. |
Chung—"A New SOI MOSFET Structure with Junction Type Body Contact", International Electron Device Meeting (IEDM) Technical Digest, Dec. 5-8, 1999, pp. 59-62, 4 pages, Doc 0379. |
Chung—"SOI MOSFET Structure with a Junction Type Body Contact for Suppression of Pass Gate Leakage", IEEE Transactions on Electron Devices, vol. 48, No. 7, Jul. 2001, pp. 1360-1365, 6 pages, Doc 0520. |
Colinge, "Fully Depleted SOI CMOS for Analog Applications", IEEE Transactions on Electron Devices, 1998, pp. 1010-1016. |
Colinge, et al., "A Low Voltage Low Power Microwave SOI Mosfet", IEEE International SOI Conference, 1996, pp. 128-129. |
Colinge, Jean-Pierre, "An SOI Voltage-Controlled Bipolar-MOS Device", IEEE Transactions on Electron Devices, vol. ED-34, No. 4, Apr. 1987, pp. 845-849. |
Colinge—"A Low Voltage Low Power Microwave SOI MOSFET", IEEE International SOI Conference, 1996, pp. 128-129, 2 pages, Doc 0237. |
Colinge—"An SOI Voltage-Controlled Bipolar-MOS Device", IEEE Transactions on Electron Devices, vol. ED-34, Apr. 1987, pp. 845-849, 5 pages, Doc 0165. |
Colinge—"Fully Depleted SOI CMOS for Analog Applications", IEEE Transactions on Electron Devices, 1998, pp. 1010-1016, 7 pages, Doc 0168. |
Corneglio, Bernard, Notification of Transmittal of the International Preliminary Report on Patentability received from the EPO dated Feb. 16, 2013 for related appln. No. PCT/US20111056942, 27 pgs. |
Couch, "Digital and Analog Communication Systems", 2001, Prentice-Hall. |
Couch, "Modern Telecommunication System", Prentice-Hall, 1995. |
Couch—"Digital and Analog Communication Systems", 2001, Prentice-Hall, 398 pages, Doc 0477 (A-E). |
Couch—"Modern Communication System", Prentice-Hall, 1995, 316 pages, Doc 0214 (A-D). |
Cristoloveanu, et al., "The Four-Gate Transistor", Institute of Microelectronics, Electromagnetism and Photonics, ESSDERC 2001, pp. 323-326. |
Cristoloveanu, Sorin, "State-of-the-art and Future of Silicon on Insulator Technologies, Materials, and Devices", Microelectronics Reliability 40 (2000), pp. 771-777. |
Cristoloveanu—"State-of-the-art and Future of Silicon on Insulator (SOI) Technologies, Materials and Devices", Microelectronics Reliability 40 (2000), pp. 771-777, 7 pages, Doc 0435. |
Cristoloveanu—"The Four-Gate Transistor", Institute of Microelectronics, Electromagnetism and Photonics, ESSDERC Sep. 24-26, 2002, pp. 323-326, 4 pages, Doc 0478. |
Crols, "CMOS Wireless Transceiver Design", Kluwer Academic, 1997. |
Crols—"CMOS Wireless Transceiver Design", Kluwer Academic, 1997, 214 pages, Doc 0277 (A-C). |
Damiano, et al., "Integrated Dynamic Body Contact for H Gate PD SOI MOSFETs for High Performance/Low Power", IEEE SOI Conference, Oct. 2004, pp. 115-116. |
Damiano—"Integrated Dynamic Body Contact for H Gate PD SOI MOSFETs for High Performance/Low Power", IEEE SOI Conference, Oct. 2004, pp. 115-116, 2 pages, Doc 0615. |
Dang, Hung J., Office Action received from the USPTO dated Feb. 26, 2014 for related U.S. Appl. No. 12/735,954, 34 pgs. |
Darabi, et al., "A 2.4GHz CMOS Transceiver for Bluetooth", IEEE, 2001, pp. 89-92. |
Darabi—"A 2.4GHz CMOS Transceiver for Bluetooth", IEEE, 2001, pp. 89-92, 3 pages, Doc 0479. |
Darabi—"A Dual-Mode 802.11b/Bluetooth Radio in 0.35-m CMOS", IEEE Journal of Solid-State Circuits, vol. 40, No. 3, Mar. 2005, pp. 698-706, 10 pages, Doc 0624. |
Das, et al., "A Novel Sub-1 V High Speed Circuit Design Technique in Partially Depleted SOI-CMOS Technology with Ultra Low Leakage Power", Proceedings of the 28th European Solid-State Circuits Conference, Sep. 2002, pp. 24-26. |
Das, et al., "A Novel Sub-1 V High Speed Circuit Design Technique in Partially Depleted SOI-CMOS Technology with Ultra Low Leakage Power", Proceedings of the 28th European Solid-State Circuits Conference, Sep. 2002, pp. 267-270. |
Das, et al., "Ultra-Low-Leakage Power Strategies for Sub-1 V VLSI: Novel Circuit Styles and Design Methodologies for Partially Depleted Silicon-on-Insulator (PD-SOI) CMOS Technology", Proceedings of the 16th Int'l Conference on VLSI Design, 2003. |
Das—"A Novel Sub-1 V High Speed Circuit Design Technique in Partially Depleted SOI-CMOS Technology with Ultra Low Leakage Power", Proceedings of the 28th European Solid-State Circuits Conference, Sep. 2002, pp. 24-26, 22 pages, Doc 0559. |
Das—"A Novel Sub-1 V High Speed Circuit Design Technique in Partially Depleted SOI-CMOS Technology with Ultra Low Leakage Power", Proceedings of the 28th European Solid-State Circuits Conference, Sep. 2002, pp. 267-270, 4 pages, Doc 0560. |
Das—"Ultra-Low-Leakage Power Strategies for Sub-1 V VLSI: Novel Circuit Styles and Design Methodologies for Partially Depleted Silicon-on-Insulator (PD-SOI) CMOS Technology", Proceedings of the 16th Intl. Conference on VLSI Design, 2003, 6 pages, Doc 0564. |
De Boer, et al., "Highly Integrated X-Band Multi-Function MMIC with Integrated LNA and Driver Amplifier", TNO Physics and Electronics Laboratory, 2002, pp. 1-4. |
De Boer—"Highly Integrated X-Band Multi-Function MMIC with Integrated LNA and Driver Amplifier", TNO Physics and Electronics Laboratory, 2002, pp. 1-4, 4 pages, Doc 0534. |
De Houck—"Design of EEPROM Memory Cells in Fully Depleted ‘CMOS SOI Technology’", Universite Catholique de Louvain Faculty of Applied Science, Laboratory of Electronics and Microelectronics, Academic Year 2003-2004, Jan. 2003, 94 pages, Doc 0599. |
De La Houssaye, et al., "Microwave Performance of Optically Fabricated T-Gate Thin Film Silicon on Sapphire Based MOSFET's", IEEE Electron Device Letters, 1995, pp. 289-292. |
De La Houssaye—"Microwave Performance of Optically Fabricated T-Gate Thin Film Silicon on Sapphire Based MOSFETs", IEEE Electron Device Letters, 1995, pp. 289-292, 4 pages, Doc 0215. |
Defree—"Peregrine Trumpets HaRP", https://www.edn.com/electronics-news/4325802/Peregrine-Trumpets-HaRP, Oct. 7, 2005, 2 pages, Doc 7000. |
Dehan, et al., "Alternative Architectures of SOI MOSFET for Improving DC and Microwave Characteristrics", Microwave Laboratory, Universite catholique de Louvain, Sep. 2001, 4 pgs. |
Dehan, et al., "Dynamic Threshold Voltage MOS in Partially Depleted SOI Technology: A Wide Frequency Band Analysis", Solid-State Electronics 49 (2005), pp. 67-72. |
Dehan, et al., "Partially Depleted SOI Dynamic Threshold MOSFET for low-voltage and microwave applications", 1 pg. |
Dehan—"Alternative Architectures of SOI MOSFET for Improving DC and Microwave Characteristics", Microwave Laboratory, Universite Catholique de Louvain, Sep. 2001, 4 pages, Doc 0529. |
Dehan—"Dynamic Threshold Voltage MOS in Partially Depleted SOI Technology: A Wide Frequency Band Analysis", Solid-State Electronics 49 (2005), pp. 67-72, 6 pages, Doc 0622. |
Dehan—"Partially Depleted SOI Dynamic Threshold MOSFET for Low-Voltage and Microwave Applications" 203rd Meeting of the Electrochemical Society—11th Int. Symp. on SOI technology and devices, Paris, France , 2003 1 page, Doc 1080. |
DeRossi, et al., "A Routing Switch Based on a Silicon-on-Insulator Mode Mixer", IEEE Photonics Technology Letters, 1999, pp. 194-196. |
Derossi—"A Routing Switch Based on a Silicon-on-Insulator Mode Mixer", IEEE Photonics Technology Letters, 1999, pp. 194-196, 3 pages, Doc 0380. |
Devlin, "The Design of Integrated Switches and Phase Shifters", 1999, 15 pgs. |
Devlin, "The Design of Integrated Switches and Phase Shifters", 1999. |
Devlin, et al., "A 2.4 GHz Single Chip Transceiver", Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1993, pp. 23-26. |
Devlin—"A 2.4 GHz Single Chip Transceiver", Microwave and Millimeter-Wave Monolithic Circuits Symposium 1993, pp. 23-26, 4 pages, Doc 0199. |
Devlin—"The Design of Integrated Switches and Phase Shifters", Nov. 24, 1999, 15 pages, Doc 0381. |
Douseki, et al., "A 0.5-V MTCMOS/SIMOX Logic Gate", IEEE Journal of Solid-State Circuits, vol. 32, No. 10, Oct. 1997. |
Douseki, et al., "A 0.5v SIMOX-MTMCOS Circuit with 200ps Logic Gate", IEEE Int'l Solid-State Circuits Conference, 1996, pp. 84-85, 423. |
Douseki—"A 0.5-V MTCMOS/SIMOX Logic Gate", IEEE Journal of Solid-State Circuits, vol. 32, No. 10, Oct. 1997, 6 pages, Doc 0320. |
Douseki—"A 0.5v SIMOX-MTMCOS Circuit with 200ps Logic Gate", IEEE International Solid-State Circuits Conference 1996, pp. 84-85, 423, 3 pages, Doc 0238. |
Doyama, "Class E Power Amplifier for Wireless Transceivers", University of Toronto, 1999, pp. 1-9. |
Doyama—"Class E Power Amplifier for Wireless Transceivers", University of Toronto, 1999, pp. 1-59, 59 pages, Doc 0382. |
Drake, et al., "Analysis of the Impact of Gate-Body Signal Phase on DTMOS Inverters in 0.13 μm PD-SOI", Department of EECS, University of Michican, Ann Arbor, MI, Sep./Oct. 2003, 16 pgs. |
Drake, et al., "Analysis of the Impact of Gate-Body Signal Phase on DTMOS Inverters in 0.13μm PD-SOI", Department of EECS, University of Michigan, Ann Arbor, MI, Sep./Oct. 2003, 4 pgs. |
Drake, et al., "Dynamic-Threshold Logic for Low Power VLSI Design", www.research.ibm.com/acas, 2001. |
Drake, et al., "Evaluation of Dynamic-Threshold Logic for Low-Power VLSI Design in 0.13 μm PD-SOI", IFIP VLSI-SoC 2003, IFIP WG 10.5 International Conference on Very Large Scale Integration of System-on-Chip, Darmstadt, Germany, Dec. 1-3, 2003. |
Drake, et al., Evaluation of Dynamic-Threshold Logic for Low-Power VLSI Design in 0.13 μm PD-SOI, University of Michigan, Ann Arbor, MI, Dec. 2003, 29 pgs. |
Drake—"Analysis of the Impact of Gate-Body Signal Phase on DTMOS Inverters in 0.13 μm PD-SOI", Department of EECS, University of Michigan, Ann Arbor, MI, Sep./Oct. 2003, 16 pages, Doc 0591. |
Drake—"Analysis of the Impact of Gate-Body Signal Phase on DTMOS Inverters in 0.13μm PD-SOI", Department of EECS, University of Michigan, Ann Arbor, MI, Sep./Oct. 2003, 4 pages, Doc 0592. |
Drake—"Dynamic-Threshold Logic for Low Power VLSI Design", www.research.IBM.com/acas, 2001, 5 pages, Doc 0480. |
Drake—"Evaluation of Dynamic-Threshold Logic for Low-Power VLSI Design in 0.13 μm PD-SOI", University of Michigan, Ann Arbor, MI, Dec. 2003, 29 pages, Doc 0596. |
Drake—Evaluation of Dynamic-Threshold Logic for Low-Power VLSI Design in 0.13 μm PD-SOI:, IFIP VLSI-SoC 2003, IFIP WG 10.5 International Conference on Very Large Scale Integration of System-on-Chip, Darmstadt, Germany, Dec. 1-3, 2003, 6 pages, Doc 0597. |
Dribinsky, et al. Response filed in USPTO dated Feb. 4, 2014 for related U.S. Appl. No. 11/881,816, 20 pgs. |
Dribinsky, et al., Notice of Appeal, Pre-Appeal Brief Request for Review and Reasons Accompanying Pre-Appeal Brief Request for review filed in the USPTO dated Feb. 20, 2014 for related U.S. Appl. No. 11/881,816, 7 pgs. |
Dribinsky, et al., Response filed in the USPTO dated Aug. 28, 2009 for related U.S. Appl. No. 11/881,816, 5 pgs. |
Dribinsky, et al., Response filed in the USPTO dated Jan. 14, 2011 for related U.S. Appl. No. 11/881,816, 18 pgs. |
Dribinsky, et al., Response filed in the USPTO dated Jan. 7, 2009 for related U.S. Appl. No. 11/881,816, 5 pgs. |
Dribinsky, et al., Response filed in the USPTO dated Jul. 19, 2010 for related U.S. Appl. No. 11/881,816, 21 pgs. |
Dribinsky, Response file in USPTO date Aug. 28, 2009 to related U.S. Appl. No. 11/881,816. |
Drozdovsky, et al., "Large Signal Modeling of Microwave Gallium Nitride Based HFETs", Asia Pacific Microwave Conference, 2001, pp. 248-251. |
Drozdovsky—"Large Signal Modeling of Microwave Gallium Nitride Based HFETs", Asia Pacific Microwave Conference, 2001, pp. 248-251, 4 pages, Doc 0481. |
Dufrene, et al., "Investigation of the Four-Gate Action in G4-FETs", IEEE Transactions on Electron Devices, vol. 51, No. 11, Nov. 2004, pp. 1931-1935. |
Dufrene, et al., "The G4-FET: Low Voltage to High Voltage Operation and Performance", Dept. of Electrical and Computer Engineering. The University of Tennessee, IEEE 2003, pp. 55-56. |
Dufrene—"Investigation of the Four-Gate Action in G4-FETs", IEEE Transactions on Electron Devices, vol. 51, No. 11, Dec. 2004, pp. 1931-1935, 5 pages, Doc 0617. |
Dufrene—"The G4-FET: Low Voltage to High Voltage Operation and Performance", Dept. of Electrical and Computer Engineering, The University of Tennessee, IEEE Jan. 2003, pp. 55-56, 2 pages, Doc 0565. |
Dunga, "Analysis of Floating Body Effects in Thin Film SOI MOSFET's Using the GIDL Current Technique", Proceedings of the 8th Int'l Symposium on Physical and Failure Analysis of Integrated Circuits, 2001, pp. 254-257. |
Dunga—"Analysis of Floating Body Effects in Thin Film SOI MOSFETs Using the GIDL Current Technique", Proceedings of the 8th International Symposium on Physical and Failure Analysis of Integrated Circuits, 2001, pp. 254-257, 4 pages, Doc 0482. |
Duyet, et al., "Effects of Body Reverse Pulse Bias on Geometric Component of Charge Pumping Current in FD SOI MOSFETs", Proceedings IEEE Int'l SOI Conference, Oct. 1998, pp. 79-80. |
Duyet, et al., "Suppression of Geometric Component of Charge Pumping Current in Thin Film Silicon on Insulator Metal-Oxide-Semiconductor Field-Effect Transistors", Japanese Journal of Applied Physics, vol. 37, Jul. 1998, pp. L855-L858. |
Duyet—"Effects of Body Reverse Pulse Bias on Geometric Component of Charge Pumping Current in FD SOI MOSFETs", Proceedings IEEE Intl SOI Conference, Oct. 5-8, 1998, pp. 79-80, 2 pages, Doc 0364. |
Duyet—"Suppression of Geometric Component of Charge Pumping Current in Thin Film Silicon on insulator Metal-Oxide-Semiconductor Field-Effect Transistors", Japanese Journal of Applied Physics, Jul. 15, 1998, vol. 37, pp. L855-858, 4 pages, Doc 0729. |
Eastman—"High Power, Broadband, Linear, Solid State Amplifier", 16th Quarterly Rep. under MURI Contract No. N00014-96-1-1223 for period Jun. 1, 2000 to Aug. 31, 2000, Sep. 2000, 8 pages, Doc 0459. |
Edwards—"The Effect of Body Contact Series Resistance on SOI CMOS Amplifier Stages", IEEE Transactions on Electron Devices, vol. 44, No. 12, Dec. 1997, pp. 2290-2294, 5 pages, Doc 0325. |
Eggert, et al., "CMOS/SIMOX-RF-Frontend for 1.7GHz", Solid State Circuits Conference, 1996. |
Eggert, et al., A SOI-RF-CMOS Technology on High Resistivity SIMOX Substrates for Microwave Applications to 5 GHz, IEEE Transactions on Electron Devices, 1997, pp. 1981-1989. |
Eggert—"A SOI-RF-CMOS Technology on High Resistivity SIMOX Substrates for Microwave Applications to 5 GHz", IEEE Transactions on Electron Devices, 1997, pp. 1981-1989, 9 pages, Doc 0278. |
Eggert—"CMOS/SIMOX-RF-Frontend for 1.7 GHz", Solid State Circuits Conference, 1996, 4 pages, Doc 0239. |
Eisenberg, et al., "High Isolation 1-20GHz MMIC Switches with On-Chip Drivers", IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1989, pp. 41-45. |
Eisenberg—"High Isolation 1-20 GHz MMIC Switches with On-Chip Drivers", IEEE Microwave and Millimeter Wave Monolithic Circuits Symposium, 1989, pp. 41-45, 5 pages, Doc 0173. |
Ernst, et al., "Detailed Analysis of Short-Channel SOI DT-MOSFET", Laboratoire de Physique des Composants a Semiconducteurs, Enserg, France, Sep. 1999, pp. 380-383. |
Ernst—"Detailed Analysis of Short-Channel SOI DT-MOSFET", Laboratoire de Physique des Composants a Semiconducteurs, Enserg, France, Sep. 1999, pp. 380-383, 4 pages, Doc 0421. |
Eron, "Small and Large Signal Analysis of MESETs as Switches" Microwave Journal, 1992. |
Eron—"Small and Large Signal Analysis of MESETs as Switches", Microwave Journal, 1995, 7 pages, Doc 0216. |
Eschenbach, Communication from the EPO dated Feb. 4, 2009 for related appln. No. 06786943.8, 101 pgs. |
European Patent Office, Brief Communication dated Jan. 16, 2014 regarding Oral Proceedings to be held Feb. 12, 2014, letter from opponent dated Jan. 10, 2014, for related appln. No. 02800982.7, 7 pgs. |
European Patent Office, Brief Communication received from the EPO dated Aug. 14, 2014 for appln. No. 02800982.7, 2 pgs. |
European Patent Office, Brief Communication received from the EPO dated May 8, 2014 for related appln. No. 02800982.7, 2 pgs. |
European Patent Office, Brief Communications received from the EPO dated Oct. 24, 2014 for appln. No. 02800982.7, 2 pgs. |
Ezzeddine—"The High Voltage/High Power FET (HiVP1)", 2003 IEEE Radio Frequency Integrated Circuits Symposium, 4 pages, Doc 0566. |
Ferlet-Cavrois, et al., "High Frequency Characterization of SOI Dynamic Threshold Voltage MOS (DTMOS) Transistors", 1999 IEEE International SOI Conference, Oct. 1999, pp. 24-25. |
Ferlet-Cavrois—"High Frequency Characterization of SOI Dynamic Threshold Voltage MOS (DTMOS) Transistors", 1999 IEEE International SOI Conference, Oct. 1999, pp. 24-25, 2 pages, Doc 0423. |
Fiorenza, et al., "RF Power Performance of LDMOSFETs on SOI: An Experimental Comparison with Bulk Si MOSFETs", IEEE Radio Frequency Integrated Circuits Symposium, 2001, pp. 43-46. |
Fiorenza—"RF Power Performance of LDMOSFETs on SOI: An Experimental Comparison with Bulk Si MOSFETs", IEEE Radio Frequency Integrated Circuits Symposium, 2001, pp. 43-46, 4 pages, Doc 0483. |
Flandre, et al. "Fully Depleted SOI CMOS Technology for Low Voltage Low Power Mixed Digital/Analog/Microwave Circuits", Analog Integrated Circuits and Signal Processing, 1999, pp. 213-228. |
Flandre, et al., "Design of EEPROM Memory Cells in Fully Depleted ‘CMOS SOI Technology’", Catholic University of Louvain Faculty of Applied Science, Laboratory of Electronics and Microelectronics, Academic Year 2003-2004, 94 pgs. |
Flandre—"Fully Depleted SOI CMOS Technology for Low Voltage Low Power Mixed Digital/Analog/Microwave Circuits", Analog Integrated Circuits and Signal Processing, 1999, pp. 213-228, 16 pages, Doc 0383. |
Fling, et al., "Present Status and Future Direction of BSIM SOIL Model for High-Performance/Low-Power/RF Application", IBM Microelectronics, Semiconductor Research and Development Center, Apr. 2002, 4 pgs. REF 24. |
Freeman, "Radio System Design for Telecommunications", Wiley, 1997. |
Freeman—"Radio System Design for Telecommunications", Wiley, 1997, 461 pages, Doc 0279 (A-F). |
Fukuda, et al., "SOI CMOS Device Technology", OKI Technical Review, 2001, pp. 54-57. |
Fukuda, et al., "SOI CMOS Device Technology", Special Edition on 21st Century Solutions, 2001, pp. 54-57. |
Fukuda—"SOI CMOS Device Technology", OKI Technical Review, Special Edition on 21st Century Solutions, 2001, pp. 54-57, 4 pages, Doc 0484. |
Fung, et al., "Frequency Dispersion in Partially Depleted SOI MOSFET Output Resistance", Proceedings 1996 IEEE International SOI Conference, Oct. 1996, pp. 146-147. |
Fung—"Controlling Floating-Body Effects for 0.13 μm and .10 μm SOI CMOS", IDEM 00-231-234, Dec. 10-13, 2000, IEEE, 4 pages, Doc 8017. |
Fung—"Frequency Dispersion in Partially Depleted SOI MOSFET Output Resistance", Proceedings 1996 IEEE International SOI Conference, Oct. 1996, pp. 146-147, 2 pages, Doc 0268. |
Fung—"On the Body-Source Built-In Potential Lowering of SOI MOSFETS", IEEE Electron Device Letters, vol. 24, No. 2, Feb. 2003, pages, Doc 8018. |
Fung—"Present Status and Future Direction of BSIM Soil Model for High-Performance/Low-Power/RF Application", IBM Microelectronics, Semiconductor Research and Development Center, Apr. 2002, 4 pages, Doc 0554. |
Fuse, et al., "0.5V SOI CMOS Pass-Gate Logic", 1996 IEEE Int'l Solid-State Circuits Conference, Feb. 1996, pp. 88-89,424. |
Fuse, et al., "A 0.5V 200MHz 1-Stage 32b ALU Using a Body Bias Controlled SOI Pass-Gate Logic", IEEE Int'l Solid-State Circuits Conference, Feb. 1997. |
Fuse—"0.5V SOI CMOS Pass-Gate Logic", 1996 IEEE Intl. Solid-State Circuits Conference, pp. 88-89, 424, 3 pages, Doc 0257. |
Fuse—"A 0.5V 200MHz 1-Stage 32b ALU Using a Body Bias Controlled SOI Pass-Gate Logic", IEEE Intl Solid-State Circuits Conference, Feb. 1997, 3 pages, Doc 0299. |
Gautier, et al., "Body Charge Related Transient Effects in Floating Body SOI NMOSFETs", IEDM Tech. Digest, 1995, pp. 623-626. |
Gautier—"Body Charge Related Transient Effects in Floating Body SOI NMOSFETs", IEDM Tech. Digest 1995, pp. 623-626, 4 pages, Doc 0217. |
Gentinne, et al., "Measurement and Two-Dimensional Simulation of Thin-Film SOI MOSETs: Intrinsic Gate Capacitances at Elevated Temperatures", Solid-State Electronics, vol. 39, No. 11, pp. 1613-1619, 1996. |
Gentinne—"Measurement and Two-Dimensional Simulation of Thin-Film SOI MOSFETs: Intrinsic Gate Capacitances at Elevated Temperatures", Solid-State Electronics, vol. 39, No. 11, pp. 1613-1619, 1996, 7 pages, Doc 0240. |
Gibson, "The Communication Handbook", CRC Press, 1997. |
Gibson—"The Communication Handbook", CRC Press, 1997, 812 pages, Doc 0280 (A-R). |
Giffard, et al., "Dynamic Effects in SOI MOSFETs", IEEE SOS/SOI Technology Conference, Oct. 1991, pp. 160-161. |
Giffard: "Dynamic Effects in SOI MOSFETs", IEEE SOS/SOI Technology Conference, Oct. 1991, pp. 160-161, 2 pages, Doc 0192. |
Gil, et al., "A High Speed and Low Power SOI Inverter Using Active Body-Bias", Proceedings Int'l Symposium on Low Power Electronics and Design, Aug. 1998, pp. 59-63. |
Gil, et al., "A High Speed and Low Power SOI Inverter Using Active Body-Bias", Solid-State Electronics, vol. 43, 1999, pp. 791-799. |
Gil—"A High Speed and Low Power SOI Inverter using Active Body-Bias", Proceedings International Symposium on Low Power Electronics and Design, Sep. 1998, pp. 59-63, 5 pages, Doc 0359. |
Gil—"A High Speed and Low Power SOI Inverter Using Active Body-Bias", Solid-State Electronics, vol. 43, 1999, pp. 791-799, 9 pages, Doc 0384. |
Giugni, "A Novel Multi-Port Microwave/Millimeter-Wave Switching Circuit", Microwave Conference, 2000. |
Giugni—"A Novel Multi-Port Microwave/Millimeter-Wave Switching Circuit", Microwave Conference, 2000, 4 pages, Doc 0436. |
Goldman, et al., "0.15 μm SOI DRAM Technology Incorporating Sub-Volt Dynamic Threshold Devices for Embedded Mixed-Signal & RF Circuits", 2001 IEEE SOI Conference, Oct. 2001, pp. 97-98. |
Goldman—"0.15 μm SOI DRAM Technology Incorporating Sub-Volt Dynamic Threshold Devices for Embedded Mixed-Signal & RF Circuits", Oct. 1-4, 2001 IEEE SOI Conference, pp. 97-98, 2 pages, Doc 0531. |
Goo, et al., "History-Effect-Conscious SPICE Model Extraction for PD-SOI Technology", 2004 IEEE International SOI Conference, Oct. 2004, pp. 156-158. |
Goo—"History-Effect-Conscious Spice Model Extraction for PD-SOI Technology", 2004 IEEE International SOI Conference, Oct. 2004, pp. 156-158, 3 pages, Doc 0616. |
Gopinath, et al., "GaAs FET RF Switches", IEEE Transactions on Electron Devices, 1985, pp. 1272-1278. |
Gopinath—"GaAs FET RF Switches", IEEE Transactions on Electron Devices, Jul. 1985, pp. 1272-1278, 7 pages, Doc 0161. |
Gould, et al., "NMOS SPDT Switch MMIC with >48dB Isolation and 30dBm IIP3 for Applications within GSM and UMTS Bands", Bell Labs, 2001, pp. 1-4. |
Gould—"NMOS SPDT Switch MMIC with >48dB Isolation and 30dBm IIP3 for Applications within GSM and UMTS Bands", Bell Labs, 2001, pp. 1-4, 4 pages, Doc 0486. |
Gritsch, et al., "Influence of Generation/Recombination Effects in Simulations of Partially Depleted SOI MOSFETs", Solid-State Electronics 45 (2001), Received Dec. 22, 2000, accepted Feb. 14, 2001, pp. 621-627. |
Gritsch—"Influence of Generation/Recombination Effects in Simulations of Partially Depleted SOI MOSFETs", Solid-State Electronics 45 (2001), Received Dec. 22, 2000, accepted Feb. 14, 2001, pp. 621-627, 7 pages, Doc 0516. |
Gu, et al., "A 2.3V PHEMT Power SP3T Antenna Switch IC for GSM Handsets", IEEE GaAs Digest, 2003, pp. 48-51. |
Gu, et al., "A High Performance GaAs SP3T Switch for Digital Cellular Systems", IEEE MTT-S Digest, 2001, pp. 241-244. |
Gu, et al., "A High Power DPDT MMIC Switch for Broadband Wireless Applications", IEEE MTT-S Digest, 2003, pp. 173-176. |
Gu, et al., "Low Insertion Loss and High Linearity PHEMT SPDT and SP3T Switch Ics for WLAN 802.11a/b/g Application", 2004 IEEE Radio Frequency Integrated Circuits Symposium, 2004, pp. 505-508. |
Gu—"A 2.3V PHEMT Power SP3T Antenna Switch IC for GSM Handsets", IEEE GaAs Digest, 2003, pp. 48-51, 4 pages, Doc 0561. |
Gu—"A High Performance GaAs SP3T Switch for Digital Cellular Systems", IEEE MTT-S Digest, 2001, pp. 241-244, 4 pages, Doc 0487. |
Gu—"A High Power DPDT MMIC Switch for Broadband Wireless Applications", IEEE MTT-S Digest, 2003, pp. 173-176, 4 pages, Doc 0568. |
Gu—"Low Insertion Loss and High Linearity PHEMT SPDT and SP3T Switch lcs for WLAN 802.11a/b/g Application", 2004 IEEE Radio Frequency Integrated Circuits Symposium, 2004, pp. 505-508, 4 pages, Doc 0600. |
Hagan (or Hagen)—Radio Frequency Electronics:, Cambridge University Press 1996, 194 pages, Doc 0241(A-B). |
Hagen, "Radio Frequency Electronics", Cambridge University Press, 1996. |
Hameau, et al., "Radio-Frequency Circuits in Integration Using CMOS SOI 0.25 μm Technology", 2002 RF IC Design Workshop Europe, Mar. 2002, Grenoble, France. |
Hameau, et al., "Radio-Frequency Circuits Integration Using CMOS SOI 0.25 μm Technology", 2002 RF IC Design Workshop Europe, Mar. 19-22, 2002, Grenoble, France, 6 pgs. |
Hameau—"Radio-Frequency Circuits in Integration Using CMOS SOI 0.25 μm Technology", 2002 RF IC Design Workshop Europe, Mar. 2002, Grenoble, France, 6 pages, Doc 0551. |
Han, et al., "A Simple and Accurate Method for Extracting Substrate Resistance of RF MOSFETs", IEEE Electron Device Letters, vol. 23, No. 7, Jul. 2002, pp. 434-436. |
Han—"A Simple and Accurate Method for Extracting Substrate Resistance of RF MOSFETs", IEEE Electron Device Letters, vol. 23, No. 7, Jul. 2002, pp. 434-436, 3 pages, Doc 0557. |
Hanzo, "Adaptive Wireless Transceivers", Wiley, 2002. |
Hanzo—"Adaptive Wireless Transceivers", Wiley, 2002, 379 pages, Doc 0535 (A-E). |
Harjani, et al., "A Prototype Framework for Knowledge Based Analog Circuit Synthesis", IEEE Design Automation Conference, 1987, pp. 42-49. |
Harjani—"A Prototype Framework for Knowledge Based Analog Circuit Synthesis", IEEE Design Automation Conference, Jun. 28-Jul. 1, 1987, pp. 42-49, 8 pages, Doc 0164. |
Harneau—"Radio-Frequency Circuit Integration Using CMOS SOI 0.25 μm Technology", 2002 RF IC Design Workshop Europe, Mar. 19-22, 2002, Grenoble, France, 6 pages, Doc 0552. |
Harris Corporation—HI-5042 thru HI-5051 Datasheet, 1999, 9 pages, Doc 0386. |
Harris—"CMOS Analog Switches", 1999, pp. 1-9, 9 pages, Doc 0385. |
Heller, et al., "Cascode Voltage Switch Logic: A Different CMOS Logic Family", IEEE International Solid-State Circuits Conference, 1984, pp. 16-17. |
Heller—"Cascode Voltage Switch Logic: A Different CMOS Logic Family", IEEE International Solid-State Circuits Conference, Feb. 22-24, 1984, pp. 16-17, 2 pages, Doc 0160. |
Henshaw, "Design of an RF Transceiver", IEEE Colloquium on Analog Signal Processing, 1998. |
Henshaw—"Design of an RF Transceiver", IEEE Colloquium on Analog Signal Processing, 1998, 6 pages, Doc 0332. |
Hess, et al., "Transformerless Capacitive Coupling of Gate Signals for Series Operation of Power MOS Devices", IEEE, 1999, pp. 673-675. |
Hess—"Transformerless Capacitive Coupling of Gate Signals Operation of Power MOS Devices", IEEE 1999, pp. 673-675, 3 pages, Doc 0387. |
HI-5042 thru HI-5051 Datasheet, Harris Corporation, 1999. |
Hickman, "Practical RF Handbook", Newnes, 1997. |
Hickman—"Practical RF Handbook", Newnes 1997, 270 pages, Doc 0281 (A-D). |
Hieda, et al., Floating-Body Effect Free Concave SOI-MOSFETs (COSMOS), ULSI Research Center, Toshiba Corporation, IEEE 1991, pp. 26.2.1-26.2.4. |
Hieda—Floating-Body Effect Free Concave SOI-MOSFETs (COSMOS), ULSI Research Center, Toshiba Corporation, IEEE 1991, p. 26.2.1-26.2.4, Dec. 8-11, 1991,4 pages, Doc 0187. |
Hiramoto, Toshiro, "Low Power and Low Voltage MOSFETs with Variable Threshold Voltage Controlled by Back-Bias", IEICE Trans. Electron., Vo. E83-C, No. 2, Feb. 2, 2000, pp. 161-169. |
Hiramoto, Toshiro, et al., "Low Power and Low Voltage MOSFETs with Variable Threshold Voltage Controlled by Back-Bias", IEICE Trans. Electron, vol. E83-C, No. 2, Feb. 2000, pp. 161-169. |
Hiramoto—"Low Power and Low Voltage MOSFETs with Variable Threshold Voltage Controlled by Back-Bias", IEICE Trans. Electron, vol. E83-C, No. 2, Feb. 2000, pp. 161-169, 9 pages, Doc 0437. |
Hirano, et al., "Impact of Actively Body Bias Controlled (ABC) SOI SRAM by Using Direct Body Contact Technology for Low Voltage Application", IEEE, 2003, pp. 2.4.1-2.4.4. |
Hirano, et al., "Impact of Actively Body-Bias Controlled (ABC) SOI SRAM by Using Direct Body Contact Technology for Low-Voltage Applications", IEEE, 2003, pp. 2.4.1-2.4.4. |
Hirano—"Impact of Actively Body Bias Controlled (ABC) SOI SRAM by Using Direct Body Contact Technology for Low Voltage Application," IEEE, 2003, p. 2.4.1-2.4.4, 4 pages, Doc 0569. |
Hirota, et a., "0.5V 320MHz 8b Multiplexer/Demultiplexer Chips Based on a Gate Array with Regular-Structured DTMOS/SOI", ISSCC, Feb. 1998, pp. 12.2-1-12.2-11. |
Hirota—"0.5V 320MHz 8b Multiplexer/Demultiplier Chips Based on a Gate Array with Regular-Structured DRMOS/SOI", Feb. 5-7, 1998, 1998 IEEE International Solid-State Circuits Conference. Digest of Technical Papers, ISSCC. First Edition, p. 12.2-1-12.2-11, 11 pages, Doc 0351. |
Hittite Microwave, "Wireless Symposium 2000 is Stage for New Product Introductions", Hittite Microwave, 2000, pp. 1-8. |
Hittite Microwave, Floating Ground SPNT MMIC Switch Driver Techniques, 2001. |
Hittite Microwave—"Miniature Dual Control SP4T Switches for Low Cost Multiplexing", Hittite Microwave, 1995, 5 pages, Doc 0218. |
Hittite Microwave—"Positive Bias GaAs Multi-Throw Switches with Integrated TTL Decoders", Hittite Microwave, 2000, 5 pages, Doc 0438. |
Hittite Microwave—"Wireless Symposium 2000 is Stage for New Product Introductions", Hittite Microwave 2000, pp. 1-8, 8 pages, Doc 0439. |
Hittite Microwave—Floating Ground SPNT MMIC Switch Driver Techniques, 2001, 4 pages, Doc 0488. |
Hoffman, Niels, International Search Report received from the EPO for related appln. No. PCT/US2006/026965 dated Nov. 7, 2006, 19 pages. |
Hoffmann, N., Summons to Attend Oral Proceedings pursuant to Rule 115(1) EPC received from the EPO dated Jul. 22, 2011 for related appln. No. 06786943.8, 8 pgs. |
Hoffmann, Neils, Communication from the EPO dated Feb. 4, 2009 for related appl. No. 06786943.8, 14 pgs. |
Hoffmann, Niels, Extended European Search Report received from the EPO dated May 4, 2012 for related appln. No. 11153227.1, 4 pgs. |
Hoffmann, Niels, Extended European Search Report received from the EPO dated May 7, 2012 for related appln. No. 11153241.2, 4 pgs. |
Hoffmann, Niels, Extended European Search Report received from the EPO dated May 7, 2012 for related appln. No. 11153247.9, 4 pgs. |
Hoffmann, Niels, Extended European Search Report received from the EPO dated May 8, 2012 for related appln. No. 11153281.8, 4 pgs. |
Hoffmann, Niels, Extended European Search Report received from the EPO dated May 8, 2012 for related appln. No. 11153313.9, 4 pgs. |
Hoffmann, Niels, International Preliminary Report on Patentability received from the EPO dated Jun. 21, 2007 for related appln. No. PCT/US2006/026965, 12 pgs. |
Hoffmann, Niels, International Search Report received from the EPO dated Feb. 27, 2012 for related appln. No. PCT/US2011/056942, 12 pgs. |
Hoffmann, Niels, Written Opinion of the International Preliminary Examining Authority dated Dec. 21, 2012 for related appln. No. PCT/US2011/056942, 7 pgs. |
Honeywell, "Honeywell SPDT Absorptive RF Switch", Honeywell, 2002, pp. 1-6. |
Honeywell, "Honeywell SPDT Reflective RF Switch", Honeywell Advance Information, 2001, pp. 1-3. |
Honeywell—"CMOS SOI RF Switch Family", 2002, pp. 1-4, 4 pages, Doc 0536. |
Honeywell—"CMOS SOI Technology", 2001, pp. 1-7, 7 pages, Doc 0489. |
Honeywell—"Honeywell SPDT Absorptive RF Switch", Honeywell, 2002, pp. 1-6, 6 pages, Doc 0537. |
Honeywell—"Honeywell SPDT Reflective RF Switch", Honeywell Advance Information, 2001, pp. 1-3, 3 pages, Doc 0490. |
Horiuchi, Masatada, "A Dynamic-Threshold SOI Device with a J-FET Embedded Source Structure and a Merged Body-Bias-Control Transistor—Part I: A J-FET Embedded Source Structure Properties", IEEE Transactions on Electron Devices, vol. 47, No. 8, Aug. 2000, pp. 1587-1592. |
Horiuchi, Masatada, "A Dynamic-Threshold SOI Device with a J-FET Embedded Source Structure and a Merged Body-Bias-Control Transistor—Part II: Circuit Simulation", IEEE Transactions on Electron Devices, vol. 47, No. 8, Aug. 2000, pp. 1593-1598. |
Horiuchi—"A Dynamic-Threshold SOI Device with a J-FET Embedded Source Structure and a Merged Body-Bias-Control Transistor—Part I: A J-Fet Embedded Source Structure Properties", IEEE Transactions on Electron Devices, vol. 47, No. 8, Aug. 2000, pp. 1587-1592, 6 pages, Doc 0456. |
Horiuchi—"A Dynamic-Threshold SOI Device with a J-FET Embedded Source Structure and a Merged Body-Bias-Control Transistor—Part II: Circuit Simulation", IEEE Transactions on Electron Devices, vol. 47, No. 8, Aug. 2000, pp. 1593-1598, 6 pages, Doc 0457. |
Houng, et al., "60-70 dB Isolation 2-19 GHz Switches", Raytheon Electromagnetic Systems Division, 1989 IEEE, GaAs IC Symposium, pp. 173-176. |
Houng—"60-70 dB Isolation 2-19 GHz Switches", Raytheon Electromagnetic Systems Division, 1989 IEEE, GaAs IC Symposium, pp. 173-176, 4 pages, Doc 0174. |
Hsu—"Comparison of Conventional and Thermally-Stable Cascose (TSC) A;GaAs/GaAs HBTs for Microwave Power Applications", Journal of Solid-State Electronics, V. 43, Sep. 1999, 2 pages, Doc 0422. |
Hu, et al. "A Unified Gate Oxide Reliability Model", IEEE 37th Annual International Reliability Physics Symposium, San Diego, CA 1999, pp. 47-51. |
Hu, et al., "A Unified Gate Oxide Reliability Model", IEEE 37th Annual International Reliability Physic Symposium, 1999, pp. 47-51. |
Hu, et al., "A Unified Gate Oxide Reliability Model", IEEE 37th Annual Int'l Reliability Physics Symposium, 1999, pp. 47-51, San Diego, California. |
Hu—"A Unified Gate Oxide Reliability Model", IEEE 37th Annual International Reliability Physic Symposium, 1999, pp. 47-51, 5 pages, Doc 0388. |
Huang, "A 0.5 μm CMOS T/R Switch for 900-MHz Wireless Applications"; IEEE Journal of Solid-State Circuits, vol. 36, No. 3, Mar. 2001, pp. 486-492. |
Huang, "Schottky Clamped MOS Transistors for Wireless CMOS Radio Frequency Switch Application", University of Florida, 2001, pp. 1-167. |
Huang, et al., "A 0.5-μm CMOS T/R Switch for 900-MHz Wireless Applications", IEEE Journal of Solid-State Circuits, 2001, pp. 486-492. |
Huang, et al., "A 2.4-GHz Single-Pole Double Throw T/R Switch with 0.8-dB Insertion Loss Implemented in a CMOS Process (slides)", Silicon Microwave Integrated Circuits and Systems Research, 2001, pp. 1-16. |
Huang, et al., "A 2.4-GHz Single-Pole Double Throw T/R Switch with 0.8-dB Insertion Loss Implemented in a CMOS Process", Silicon Microwave Integrated Circuits and Systems Research, 2001, pp. 1-4. |
Huang, et al., "A 900-MHz T/R Switch with a 0.8-dB Insertion Loss Implemented in a 0.5-μm CMOS Process", IEEE Custom Integrated Circuits Conference, 2000, pp. 341-344. |
Huang, et al., "Device Physics, Performance Simulations and Measured Results of SOI MOS and DTMOS Transistors and Integrated Circuits", Beijing Microelectronics Technology Institute, 1998 IEEE, pp. 712-715. |
Huang, et al., "Hot Carrier Degradation Behavior in SOI Dynamic-Threshold-Voltage nMOSFET's (n-DTMOSFET) Measured by Gated-Diode Configuration", Microelectronics Reliability 43 (2003), pp. 707-711. |
Huang, et al., "TFSOI Can It Meet the Challenge of Single Chip Portable Wireless Systems", IEEE International SOI Conference, 1997, pp. 1-3. |
Huang—"A 0.5-μm CMOS T/R Switch for 900-MHz Wireless Applications", IEEE Journal of Solid-State Circuits, vol. 36, No. 3, Mar. 2001, pp. 486-492, 8 pages, Doc 0517. |
Huang—"A 2.4-GHz Single-Pole Double Throw T/R Switch with 0.8-dB Insertion Loss Implemented in a CMOS Process (slides)", Silicon Microwave Integrated Circuits and Systems Research, 2001, pp. 1-16, 16 pages, Doc 0492. |
Huang—"A 2.4-GHz Single-Pole Double Throw T/R Switch with 0.8-dB Insertion Loss Implemented in a CMOS Process", Silicon Microwave Integrated Circuits and Systems Research, 2001, pp. 1-4, 4 pages, Doc 0493. |
Huang—"A 900-MHz T/R Switch with a 0.8-dB Insertion Loss Implemented in a 0.5-μm CMOS Process", IEEE Custom Integrated Circuits Conference, 2000, pp. 341-344, 4 pages, Doc 0440. |
Huang—"Device Physics, Performance Simulations and Measured Results of SOI MOS and DTMOS Transistors and Integrated Circuits", Beijing Microelectronics Technology Institute, Oct. 23, 1998 IEEE, pp. 712-715, 4 pages, Doc 0333. |
Huang—"Hot Carrier Degradation Behavior in SOI Dynamic-Threshold-Voltage nMOSFETs (n-DTMOSFET) Measured by Gated-Diode Configuration", Microelectronics Reliability 43 (2003) pp. 707-711, 5 pages, Doc 0572. |
Huang—"Schottky Clamped MOS Transistors for Wireless CMOS Radio Frequency Switch Application", University of Florida, 2001, pp. 1-167, 167 pages, Doc 0494. |
Huang—"TFSOI Can It Meet the Challenge of Single Ship Portable Wireless Systems", IEEE International SOI Conference, 1997, pp. 1-3, 3 pages, Doc 0282. |
Huber & Schussler, Report on Decision in EPO Opposition Division for related appln. No. 02800982.7-2220 dated Feb. 25, 2014, 13 pgs. |
Iijima—"Boosted Voltage Scheme with Active Body-Biasing Control on PD-SOI for Ultra Low Voltage Operation", IEICE Transactions on Electronics, Institute of Electronics, Tokyo, JP, vol. E90C, No. 4, Apr. 1, 2007, pp. 666-674, 9 pages, Doc 0655. |
Iljima, M., et al., "Boosted Voltage Scheme with Active Body-Biasing Control on PD-SOI for Ultra Low Voltage Operation", IEICE Transactions on Electronics, Institute of Electronics, Tokyo, JPO, vol. E90C, No. 4, Apr. 1, 2007, pp. 666-674. |
Imai, et al., "Novel High Isolation FET Switches", IEEE Transactions on Microwave Theory and Techniques, 1996, pp. 685-691. |
Imai—"Novel High Isolation FET Switches", IEEE Transactions on Microwave Theory and Techniques 1996, pp. 685-691, 7 pages, Doc 0242. |
Imam, et al., "A Simple Method to Determine the Floating-Body Voltage of SOI CMOS Devices", IEEE Electron Device Letters, vol. 21, No. 1, Jan. 2000, pp. 21-23. |
Imam—"A Simple Method to Determine the Floating-Body Voltage of SOI CMOS Devices", IEEE Electron Device Letters, vol. 21, No. 1, Jan. 2000, pp. 21-23, 3 pages, Doc 0441. |
Intersil—"Radiation Hardened CMOS Dual DPST Analog Switch", Intersil 1999, pp. 1-2, 2 pages, Doc 0391. |
Intersil—"RF Amplifier Design Using HFA3046, HFA3096, HFA3127, HFA3128 Transistor Arrays", Intersil Corporation 1996, pp. 1-4, 4 pages, Doc 0243. |
Ionescu, et al., "A Physical Analysis of Drain Current Transients at Low Drain Voltage in Thin Film SOI MOSFETs", Microelectronic Engineering 28 (1995), pp. 431-434. |
Ionescu—"A Physical Analysis of Drain Current Transients at Low Drain Voltage in Thin Film SOI MOSFETs", Microelectronic Engineering 28 (1995), pp. 431-434, 4 pages, Doc 1085. |
Ippoushi, "SOI Structure Avoids Increases in Chip Area and Parasitic Capacitance Enables Operational Control of Transistor Threshold Voltage", Renesas Edge, vol. 2004.5, Jul. 2004, p. 15. |
Ippoushi—"SOI Structure Avoids Increases in Chip Area and Parasitic Capacitance Enables Operational Control of Transistor Threshold Voltage", Renesas Edge, vol. 2004.5, Jul. 2004, p. 15, 1 page, Doc 0610. |
Ishida, et al., "A Low Power GaAs Front End IC with Current Reuse Configuration Using 0.15 μm Gate GaAs MODFETs", IEEE, 1997, pp. 669-672. |
Ishida—"A Low Power GaAs Front End IC with Current Reuse Configuration Using 0.15μm Gate GaAs MODFETs", IEEE 1997, pp. 669-672, 4 pages, Doc 0283. |
Itoh, "RF Technologies for Low Power Wireless Communications", Wiley, 2001. |
Itoh—"RF Technologies for Low Power Wireless Communications", Wiley, 2001, 244 pages, Doc 0495 (A-C). |
Iwata, et al., "Gate Over Driving CMOS Architecture for 0.5V Single Power Supply Operated Devices", IEEE, 1997, pp. 290-291, 473. |
Iwata—"Gate Over Driving CMOS Architecture for 0.5V Single Power Supply Operated Devices", IEEE 1997, pp. 290-291, 3, pages, Doc 0284. |
Iyama, et al., "L-Band SPDT Switch Using Si-MOSFET", IEICE Trans. Electron, vol. E79-C, No. 5, May 1996, pp. 636-643. |
Iyama—"L-Band SPDT Switch Using Si-MOSFET", IEICE Trans. Electron, vol. E79-C, No. 5, May 1996, pp. 636-643, 8 pages, Doc 0260. |
Jeon—"A New "Active" Predistorter with High Gain Using Cascose-FET Structures", IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 253-256, 4 pages, Doc 0538. |
Johnson, "Advanced High-Frequency Radio Communication", Artech House, 1997. |
Johnson, "Silicon-on-Sapphire Technology for Microwave Circuit Applications", Dissertation, UCSD, 1997, pp. 1-184. |
Johnson, et al., "A Model for Leakage Control by MOS Transistor Stacking", ECE Technical Papers, 1997, pp. 1-28. |
Johnson, et al., "Advanced Thin Film Silicon-on-Sapphire Technology: Microwave Circuit Applications", IEEE Transactions on Electron Devices, 1998, pp. 1047-1054. |
Johnson, et al., "Advanced Thin-Film Silicon-on-Sapphire Technology: Microwave Circuit Applications", IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1998, pp. 1047-1054. |
Johnson, et al., "Silicon-On-Sapphire MOSFET Transmit/Receive Switch for L and S Band Transceiver Applications", Electronic Letters, 1997, pp. 1324-1326. |
Johnson—"A Model for Leakage Control by MOS Transistor Stacking", ECE Technical Papers, 1997, pp. 1-28, 34 pages, Doc 0285. |
Johnson—"Advanced High-Frequency Radio Communication", Artech House 1997, 205 pages, Doc 0286 (A-C). |
Johnson—"Advanced Thin Film Silicon-on-Sapphire Technology: Microwave Circuit Applications", IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1988, pp. 1047-1054, 8 pages, Doc 0334 (A-B). |
Johnson—"Silicon-On-Sapphire MOSFET Transmit/Receive Switch for L and S Band Transceiver Applications", Electronic Letters, 1997, pp. 1324-1326, 3 pages, Doc 0287. |
Johnson—"Silicon-On-Sapphire Technology for Microwave Circuit Applications", Dissertation UCSD Jan. 1997, IEEE May 1998, pp. 1-184, 214 pages, Doc 0288. |
Kai, An English translation of an Office Action received from the Japanese Patent Office dated Jul. 2010 relating to appln. No. 2007-518298. |
Kanda, et al., "A Si RF Switch MMIC for the Cellular Frequency Band Using SOI-CMOS Technology", Institute of Electronics, Information and Communication Engineers Technical Report, vol. 100, No. 152, Jun. 2000, pp. 79-83. |
Kanda, et al., "A Si RF Switch MMIC for the Cellular Frequency Band Using SOI-CMOS Technology", The Institute of Electronics, Information and Communication Engineers, 2000, pp. 79-83. |
Kanda, et al., "High Performance 19GHz Band GaAs FET Switches Using LOXI (Layerd Oxide Isolation)—MESFETs", IEEE, 1997, pp. 62-65. |
Kanda—"A Si RF Switch MMIC for the Cellular Frequency Band Using SOI-CMOS Technology", The Institute of Electronics, Information and Communication Engineers, vol. 100, No. 152, Jun. 2000, pp. 79-83, 5 pages, Doc 0443. |
Kanda—"High Performance 19 GHz Band GaAs FET Using LOXI (Layered Oxide Isolation)—MESFETs", IEEE, 1997, pp. 62-65, 4 pages. |
Karandikar, et al., "Technology Mapping for SOI Domino Logic Incorporating Solutions for the Parasitic Bipolar Effect", ACM, 2001, pp. 1-14. |
Karandikar—"Technology Mapping for SOI Domino Logic Incorporating Solutions for the Parasitic Bipolar Effect", ACM 2001, pp. 1-14, 14 pages, Doc 0496. |
Katzin, et al., "High Speed 100+ W RF Switches Using GaAs MMICs", IEEE Transactions on Microwave Theory and Techniques, 1992, pp. 1989-1996. |
Katzin—"High Speed 100+ W RF Switched Using GaAs MMICs", IEEE Transactions on Microwave Theory and Techniques, Nov. 1992, pp. 1989-1996, 8 pages, Doc 0194. |
Kawakyu, et al., "A 2-V Operation Resonant Type T/R Switch with Low Distortion Characteristics for 1.9GHz PHS", IEICE Trans Electron, vol. E81-C, No. 6, Jun. 1998, pp. 862-867. |
Kawakyu—"A 2-V Operation Resonant Type T/R Switch with Low Distortion Characteristics for 1.9GHz PHS", IEICE Trans Electron, vol. E81-C, No. 6, Jun. 1998, pp. 862-867, 60 pages, Doc 0356. |
Kelly, "Integrated Ultra CMIS Designs in GSM Front End", Wireless Design Magazine, 2004, pp. 18-22. |
Kelly, Dylan, Amendment filed in the USPTO dated Dec. 19, 2008 for related U.S. Appl. No. 11/347,671, 12 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated Dec. 20, 2010 for related U.S. Appl. No. 11/347,671, 7 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated Jan. 20, 2010 for related U.S. Appl. No. 11/347,671, 15 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated Jul. 28. 2010 for related U.S. Appl. No. 11/347,671, 6 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated May 2, 2011 for related U.S. Appl. No. 11/347,671, 6 pgs. |
Kelly, Dylan, Notice of Appeal, Pre-Appeal Brief Request for Review and Argument Supporting Pre-Appeal Brief Request for Review filed in the USPTO dated Jun. 2, 2011 for related U.S. Appl. No. 11/347,671, 6 pgs. |
Kelly, Dylan, Response to Final Rejection filed in the USPTO dated Jun. 16, 2009 for related U.S. Appl. No. 11/347,671, 12 pgs. |
Kelly, Proposed Amendment After Final from the USPTO dated Jun. 2009 relating to U.S. Appl. No. 11/351,342. |
Kelly, Response and Terminal Disclaimer filed in the USPTO dated Mar. 2010 relating to U.S. Appl. No. 11/347,014. |
Kelly, Response to Office Action mailed to USPTO relating to U.S. Appl. No. 11/351,342 dated Jan. 30, 2009. |
Kelly—"Integrated Ultra CMIS Designs in GSM Front End", Wireless Design Magazine, 2004, pp. 18-22, 4 pages, Doc 0601. |
Keys, "Low Distortion Mixers or RF Communications", Ph.D. Thesis, University of California-Berkeley, 1995. |
Keys—"Low Distortion Mixers or RF Communications", Ph.D. Thesis, University of California-Berkeley, 1995, 135 pages, Doc 0219. |
Kim—"High-Performance V-Band Cascode HEMT Mixer and Downconverter Module", IEEE Transactions on Microwave Theory and Techniques, vol. 51, No. 3, p. 805-810, Mar. 2003, 6 pages, Doc 0584. |
Koh, et al., "Body-Contacted SOI MOSFET Structure with Fully Bulk CMOS Compatible Layout and Process", IEEE Electron Device Letters, vol. 18, No. 3, Mar. 1997, pp. 102-104. |
Koh, et al., "Body-Contracted SOI MOSFET Structure and its Application to DRAM", IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1998, pp. 1063-1070. |
Koh—"1Giga Bit SOI DRAM with Fully Bulk Compatible Process and Body-Contacted SOI MOSFET Structure", IEEE Dec. 10, 1997, pages, Doc 8021. |
Koh—"Body-Contacted SOI MOSFET Structure with Fully Bulk CMOS Compatible Layout and Process", IEEE Electron Device Letters, vol. 18, No. 3, Mar. 1997, pp. 102-104, 3 pages, Doc 0305. |
Koh—"Body-Contracted SOI MOSFET Structure and its Application to DRAM", IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1998, pp. 1063-1070, 8 pages, Doc 0354. |
Koh—"Low-Voltage SOI CMOS VLSI Devices and Circuits", Wiley Interscience, XP001090589, New York, 2001, 215 pages, Doc 0497 (A-C). |
Kohama, et al., "High Power DPDT Antenna Switch MMIC for Digital Cellular Systems", GaAs IC Symposium, 1995, pp. 75-78. |
Kohama, et al., "High Power DPDT Antenna Switch MMIC for Digital Cellular Systems", IEEE Journal of Solid-State Circuits, 1996, pp. 1406-1411. |
Kohama—"High Power DPDT Antenna Switch MMIC for Digital Cellular Services", IEEE Journal of Solid-State Circuits, Oct. 1996, pp. 1406-1411, 6 pages, Doc 0244. |
Kohama—"High Power DPDT Antenna Switch MMIC for Digital Cellular Systems", GaAs IC Symposium, 1995, pp. 75-78, 4 pages, Doc 0220. |
Koo, Raymond, "RF Switches", Univ. Toronto, Elec. And Computer Engineering Dept. 2001, 12 pgs. |
Koo—"RF Switches", Univ. Toronto, Elec. and Computer Engineering Dept. 2001, 12 pages, Doc 0498. |
Koudymov, et al., "Low Loss High Power RF Switching Using Multifinger AIGaN/GaN MOSHFETs", University of South Carolina Scholar Commons, 2002, pp. 449-451. |
Koudymov—"Low Loss High Power RF Switching Using Multifinger AlGaN/GaN MOSHFETs", University of South Carolina Scholar Commons, 2002, pp. 449-451, 5 pages, Doc 0539. |
Krishnan, "Efficacy of Body Ties Under Dynamic Switching Conditions in Partially Depleted SOI CMOS Technology", Proceedings IEEE Int'l SOI Conference, Oct. 1997, pp. 140-141. |
Krishnan—"Efficacy of Body Ties Under Dynamic Switching Conditions in Partially Depleted SOI CMOS Technology", Proceedings IEEE Intl SOI Conference, Oct. 1997, pp. 140-141, 2 pages, Doc 0321. |
Kuang, et al., "A Dynamic Body Discharge Technique for SOI Circuit Applications", IEEE Int'l SOI Conference, Oct. 1999, pp. 77-78. |
Kuang, et al., "A Floating-Body Charge Monitoring Technique for Partially Depleted SOI Technology", Int'l Journal of Electronics, vol. 91, No. 11, Nov. 2004, pp. 625-637. |
Kuang, et al., "A High-Performance Body-Charge-Modulated SOI Sense Amplifier", IEEE Int'l SOI Conference, Oct. 2000, pp. 100-101. |
Kuang, et al., "SRAM Bitline Circuits on PD SOI: Advantages and Concerns", IEEE Journal of Solid State Circuits, vol. 32, No. 6, Jun. 1997. |
Kuang, et al., "SRAM Bitline Circuits on PD SOI: Advantages and Concerns", IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jul. 1997. |
Kuang, et al., "SRAM Bitline Circuits on PD SOI: Advantages and Concerns", IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997, pp. 837-844. |
Kuang, J.B., et al., "A Floating-Body Charge Monitoring Technique for Partially Depleted SOI Technology", Int. J. Electronics, vol. 91, No. 11, Nov. 2004, pp. 625-637. |
Kuang—"A Dynamic Body Discharge Technique for SOI Circuit Applications", IEEE International SOI Conference, Oct. 1999, pp. 77-78, 2 pages, Doc 0424. |
Kuang—"A High-Performance Body-Charge-Modulated SOI Sense Amplifier", IEEE International SOI Conference, Oct. 2000, pp. 100-101, 2 pages, Doc 0463. |
Kuang—"SRAM Bitline Circuits on PD SOI: Advantages and Concerns", IEEE Journal of Solid State Circuits, vol. 32, No. 6, Jun. 1997, pp. 837-844, 8 pages, Doc 0314. |
Kuang—A Floating-Body Charge Monitoring Technique for Partially Depleted SOI Technology:, International Journal of Electronics, vol. 91, No. 11, 2004, pp. 625-637, 13 pages, Doc 0618. |
Kuge, et al., "SOI-DRAM Circuit Technologies for Low Power High Speed Multigiga Scale Memories", IEEE Journal of Solid-State Circuits, vol. 31, No. 4, Apr. 1996, pp. 586-591. |
Kuge—"SOI-DRAM Circuit Technologies for Low Power High Speed Multigiga Scale Memories", Jun. 8-10, 1995, IEEE Journal of Solid-State Circuits, vol. 31, No. 4, Apr. 1996, pp. 586-591, 6 pages, Doc 0259. |
Kumar, et al., "A Simple High Performance Complementary TFSOI BiCMOS Technology with Excellent Cross-Talk Isolation", 2000 IEEE International SOI Conference, 2000, pp. 142-143. |
Kumar—"A Simple High Performance Complementary TFSOI BiCMOS Technology with Excellent Cross-Talk Isolation" IEEE International SOI Conference 2000, pp. 142-143, 2 pages, Doc 0444. |
Kuo, et al., "Low Voltage SOI CMOS VLSI Devices and Circuits", Wiley, 2001, pp. 57-60, 349-354. |
Kuo, et al., "Low-Voltage SOI CMOS VLSI Devices and Circuits", 2001, Wiley Interscience, New York, XP001090589, pp. 57-60 and 349-354,. |
Kuo, et al., "Low-Voltage SOI CMOS VLSI Devices and Circuits", Wiley Interscience, XP001090589, New York, 2001, pp. 57-60, 349-354. |
Kuo—"Low Voltage SOI CMOS VLSI Devices and Circuits", Wiley, 2001, pp. 57-60, 349-354, 215 pages, Doc 0499 (A-C). |
Kuroda, et al., "A 0.9-V, 150-MHz, 10-mW, 4 mm2, 2-D Discrete Cosine Transform Core Processor with Variable Threshold-Voltage (VT) Scheme", IEEE Journal of Solid-State Circuits, vol. 31, No. 11, Nov. 1996, pp. 1770-1779. |
Kuroda, et al., "A 0.9-V, 150-MHz, 10-mW, 4 mm2, 2-D Discrete Cosine Transform Core Processor with Variable-Threshold-Voltage Scheme", Technical Paper, 1996 IEEE International Solid-State Circuits Conference, 1996 Digest of Technical Papers, pp. 166-167. |
Kuroda—"A 0.9-V, 150-Mhz, 10-mW, 4 mm2, 2-D Discrete Cosine Transform Core Processor with Variable-Threshold-Voltage (VT) Scheme", IEEE Journal of Solid-State Circuits, vol. 31, No. 11, Nov. 1996, pp. 1770-1779, 10 pages, Doc 0270. |
Kuroda—"A 0.9-V, 150-Mhz, 10-mW, 4 mm2, 2-D Discrete Cosine Transform Core Processor with Variable-Threshold-Voltage (VT) Scheme", Technical Paper, 1996 IEEE International Solid-State Circuits Conference, 1996 Digest of Technical Papers, pp. 166-167, 14 pages, Doc 0245. |
Kusunoki, et al., "SPDT Switch MMIC Using E/D Mode GaAs JFETs for Personal Communications", IEEE GaAs IC Symposium, 1992, pp. 135-138. |
Kusunoki—"SPDT Switch MMIC Using E/D Mode GaAs JFETs for Personal Communications", IEEE GaAs IC Symposium, 1992, pp. 135-138, 4 pages, Doc 0195. |
Kwok, "An X-Band SOS Resistive Gate Insulator Semiconductor (RIS) Switch", IEEE Transactions on Electron Device, 1980, pp. 442-448. |
Kwok—"An X-Band SOS Resistive Gate Insulator Semiconductor (RIS) Switch", IEEE Transactions on Electron Device, Feb. 1980, pp. 442-448, 7 pages, Doc 0154. |
Larson, "Integrated Circuit Technology Options for RFIC's—Present Status and Future Directions", IEEE Journal of Solid-State Circuits, 1998, pp. 387-399. |
Larson, "RF and Microwave Circuit Design for Wireless Communications", Artech House, 1996. |
Larson—"Integrated Circuit Technology Options for RFICs—Present Status and Future Directions", IEEE Journal of Solid-State Circuits, 1998, pp. 387-399, 13 pages, Doc 0335. |
Larson—"RF and Microwave Circuit Design for Wireless Communications", Artech House 1996, 218 pages, Doc 0246 (A-C). |
Lascari—"Accurate Phase Noise Prediction in PLL Synthesizers", Applied Microwave & Wireless, published May 2000, pp. 90-96, 4 pages, Doc 0452. |
Lauterbach, et al. "Charge Sharing Concept and New Clocking Scheme for Power Efficiency and Electromagnetic Emission Improvement of Boosted Charge Pumps", IEEE Journal of Solid-State Circuits, vol. 35, No. 5, May 2000, pp. 719-723. |
Lauterbach—"Charge Sharing Concept and New Clocking Scheme for Power Efficiency and Electromagnetic Emission Improvement of Boosted Charge Pumps", IEEE Journal of Solid-State Circuits, vol. 35, No. 5, May 2000, pp. 719-723, 5 pages, Doc 0453. |
Le TMOS en technologie SOI, 3.7.2.2 Pompage de charges, pp. 110-111, 2 pages, Doc 1081. |
Le TMOS en technologie SOI, 3.7.2.2 Pompage de charges, pp. 110-111. |
Le, International Search Report from the USPTO dated Mar. 2003 relating to U.S. Appl. No. 10/267,531. |
Lederer, et al., "Frequency degradation of SOI MOS device output conductance", Microwave Laboratory of UCL, Belgium, IEEE 2003, pp. 76-77. |
Lederer, et al., "Frequency degradation of SOI MOS device output conductance", Microwave Laboratory of Universite catholique de Louvain, Belgium, Sep./Oct. 2003, 1 pg. |
Lederer—"Frequency Degradation of SOI MOS Device Output Conductance", Microwave Laboratory of Universite Catholique de Louvain, Belgium, IEEE 2003, pp. 76-77, 2 pages, Doc 0573. |
Lederer—"Frequency Degradation of SOI MOS Device Output Conductance", Microwave Laboratory of Universite Catholique de Louvain, Belgium, Sep./Oct. 2003, 1 page, Doc 0593. |
Lee, "CMOS RF: (Still) No Longer an Oxymoron (Invited)", IEEE Radio Frequency Integrated Circuits Symposium, 1999, pp. 3-6. |
Lee, et al., "Analysis of Body Bias Effect with PD-SOI for Analog and RF Application", Solid State Electron, vol. 46, 2002, pp. 1169-1176. |
Lee, et al., "Analysis of body bias effect with PD-SOI for analog and RF applications," Solid State Electronics, vol. 46, pp. 1169-1176, 2002, pp. 1169-1176. |
Lee, et al., "Analysis of Body Bias Effect with PD-SOI or Analog and RF Applications", Solid State Electron, vol. 46, 2002, pp. 1169-1176. |
Lee, et al., "Effect of Body Structure on Analog Performance of SOI NMOSFETs," Proceedings, 1998 IEEE International SOI Conference, Oct. 5-8, 1998, pp. 61-62. |
Lee, et al., "Effect of Body Structure on Analog Performance of SOI NMOSFETs", 1998 IEEE International SOI Conference, Oct. 1998, pp. 61-62. |
Lee, et al., "Effects of Gate Structure on the RF Performance in PD SOI MOSFETs", IEEE Microwave and Wireless Components Letters, vol. 15, No. 4, Apr. 2005. |
Lee, et al., "Effects of Gate Structures on the RF Performance in PD SOI MOSFETs", IEEE Microwave and Wireless Components Letters, vol. 15, No. 4, Apr. 2005, pp. 223-225. |
Lee, et al., "Harmonic Distortion Due to Narrow Width Effects in Deep Submicron SOI-CMOS Device for Analog RF Applications", 2002 IEEE International SOI Conference, Oct. 2002. |
Lee, et al., "Harmonic Distortion Due to Narrow Width Effects in Deep sub-micron SOI-CMOS Device for analog-RF applications", 2002 IEEE International SOI Conference, Oct. 2000, pp. 83-85. |
Lee, et al., "Harmonic Distortion Due to Narrow Width Effects in Deep Submicron SOI-CMOS Device for Analog-RF Applications", IEEE Int'l SOI Conference, Oct. 2002, pp. 83-85. |
Lee—"Analysis of Body Bias Effect with PD-SOI for Analog and RF Application", Solid State Electron, vol. 46, 2002, pp. 1169-1176, 8 pages, Doc 0540. |
Lee—"CMOS RF: (Still) No Longer an Oxymoron (Invited)", IEEE Radio Frequency Integrated Circuits Symposium, 1999, pp. 3-6, 4 pages, Doc 0392. |
Lee—"Effect of Body Structure on Analog Performance of SOI NMOSFETs", 1988 IEEE International SOI Conference, Oct. 1998, pp. 61-62, 2 pages, Doc 0365. |
Lee—"Effects of Gate Structures on the RF Performance in PD SOI MESFETs", IEEE Microwave and Wireless Components Letters, vol. 15, No. 4, Apr. 2005, pp. 223-225, 3 pages, Doc 0625. |
Lee—"Harmonic Distortion Due to Narrow Width Effects in Deep Submicron SOI-CMOS Device for Analog RF Applications", 2002 IEEE International SOI Conference, Oct. 2002, pp. 83-85, 3 pages, Doc 0445. |
Leenaerts, "Circuits Design for RF Transceivers" Kluwer Academic, 2001. |
Leenaerts—"Circuits Design for RF Transceivers", Kluwer Academic, 2001, 179 pages, Doc 0501 (A-B). |
Li—"Suppression of Geometric Component of Charge Pumping Current SOI/MOSFETs", Proc. Int. Symp. VLSI Technology, Systems & Applications (IEEE May 31-Jun. 2, 1995), pp. 144-148, 5 pages, Doc 8016. |
Lim, et al., "Partial SOI LDMOSFETs for High-Side Switching", Dept. of Engineering, University of Cambridge, 1999 IEEE, pp. 149-152. |
Lim—"Partial SOI LDMOSFETs for High-Side Switching", Dept. of Engineering, University of Cambridge, Oct. 5-9, 1999 IEEE, pp. 149-152, 4 pages, Doc 0393. |
Lindert, et al. "Dynamic Threshold Pass-Transistor Logic for Improved Delay at Lower Power Supply Voltages", IEEE Journal of Solid-State Circuits, vol. 34, No. 1, Jan. 1999, pp. 85-89. |
Lindert—"Dynamic Threshold Pass-Transistor Logic for Improved Delay at Lower Power Supply Voltages", IEEE Journal of Solid-State Circuits, vol. 34, No. 1, Jan. 1999, pp. 85-89, 5 pages, Doc 0394. |
Linear Systems, "High-Speed DMOS FET Analog Switches and Switch Arrays", 11 pgs. |
Linear Systems—"High-Speed DMOS FET Analog Switches and Switch Arrays", 11 pages, Doc 1082. |
Linear Technology—"LTC1550L/LTC1551L: Low Noise Charge Pump Inverters in MS8 Shrink Cell Phone Designs", published Dec. 1998, pp. 1-2, 2 pages, Doc 0372. |
Lossee, "RF Systems, Components, and Circuits Handbook", Artech House, 1997. |
Lossee—"RF Systems, Components, and Circuits Handbook", Artech House 1997, 314 pages, Doc 0290 (A-D). |
Lovelace, et al., "Silicon MOSFET Technology for RF ICs", IEEE, 1995, pp. 1238-1241. |
Lovelace—"Silicon MOSFET Technology for RF lcs", IEEE 1995, pp. 1238-1241, 4 pages, Doc 0221. |
Lu, et al., "Floating Body Effects in Partially Depleted SOI CMOS Circuits", ISPLED, Aug. 1996, pp. 1-6. |
Lu—"Floating Body Effects in Partially Depleted SOI CMOS Circuits", ISPLED, Aug. 1996, pp. 1-6, 6 pages, Doc 0266. |
Luu, Final Office Action received from the USPTO dated Apr. 2009 relating to U.S. Appl. No. 11/351,342. |
Luu, Notice of Allowance and Fee(s) Due from the USPTO dated Jul. 2009 relating to U.S. Appl. No. 11/351,342. |
Luu, Office Action from the USPTO dated Oct. 2008 relating to U.S. Appl. No. 11/351,342. |
Maas, "The RF and Microwave Circuit Design Cookbook", Artech House, 1998. |
Maas—"The RF and Microwave Circuit Design Cookbook", Artech House 1998, 149 pages, Doc 0336 (A-B). |
Madihan—"A 2-V, 1-10GHz BiCMOS Transceiver Chip for Multimode Wireless Communications Networks", IEEE 1997, pp. 521-525, 5 pages, Doc 0291. |
Madihan—"CMOS RF lcs for 900MHz—2.4GHz Band Wireless Communications Networks", IEEE Radio Frequency Integrated Circuits Symposium, 1999, pp. 13-16, 4 pages, Doc 0395. |
Madihian, et al., "A 2-V, 1-10GHz BiCMOS Transceiver Chip for Multimode Wireless Communications Network", IEEE, 1997, pp. 521-525. |
Madihian, et al., "A 2-V, 1-10GHz BiCMOS Transceiver Chip for Multimode Wireless Communications Networks", IEEE, 1997, pp. 521-525. |
Madihian, et al., "A High Speed Resonance Type FET Transceiver Switch for Millimeter Wave Band Wireless Networks", 26th EuMC, 1996, pp. 941-944. |
Madihian, et al., "CMOS RF ICs for 900MHz-2.4GHz Band Wireless Communication Networks", IEEE Radio Frequency Integrated Circuits Symposium, 1999, pp. 13-16. |
Madihian—"A High Speed Resonance Type FET Transceiver Switch for Millimeter Wave Band Wireless Networks", 26th EuMC, 1996, pp. 941-944, 4 pages, Doc 1084. |
Maeda, et al., "Substrate-Bias Effect and Source-Drain Breakdown Characteristics in Body-Tied Short-Channel SOI MOSFETs", IEEE Transactions on Electron Devices, vol. 46, No. 1, Jan. 1999, pp. 151-158. |
Maeda—"A Highly Reliable .35 μm Field Body-Tied SOI Gate Array for Substrate-Bias-Effect Free Operation", 1997 Symposium on VLSI Technology Digest of Technical Papers, Jun. 10-12, 1997, 2 pages, Doc 8020. |
Maeda—"Substrate Bias Effect and Source Drain Breakdown Characteristics in Body Tied Short Channel SOI MOSFETs", IEEE Transactions on Electron Devices, vol. 46, No. 1, Jan. 1999, pp. 151-158, 8 pages, Doc 0397. |
Makioka—"Super Self Aligned GaAs RF Switch IC with 0.25dB Extremely Low Insertion Loss for Mobile Communication Systems", IEEE Transactions on Electron Devices, vol. 48, No. 8, August 2001, pp. 1510-1514, 2 pages, Doc 0525. |
Marenk, et al., "Layout Optimization of Cascode RF SOI Transistors", IEEE International SOI Conference, 2001, pp. 105-106. |
Marenk—"Layout Optimization of Cascode RF SOI Transistors", IEEE International SOI Conference, 2001, pp. 105-106, 2 pages, Doc 0502. |
Marks, Jeffery Earl, "SOI for Frequency Synthesis in RF Integrated Circuits", Thesis submitted to North Carolina State University, 2003, 155 pgs. |
Marks—"SOI for Frequency Synthesis in RF Integrated Circuits", Thesis submitted to North Carolina State University, May 2003, 155 pages, Doc 0574. |
Marshall, et al., "SOI Design: Analog, Memory, and Digital Techniques", Kluwer Academic Publishers, 2002. |
Marshall—"SOI Design: Analog, Memory, and Digital Techniques", Kluwer Academic Publishers, 2002, 414 pages, Doc 0543. |
Mashiko, et al., "Ultra-Low Power Operation of Partially-Depleted SOI/CMOS Integrated Circuits", IEICE Transactions on Electronic Voltage, No. 11, Nov. 2000, pp. 1697-1704. |
Mashiko—"Ultra-Low Power Operation of Partially-Depleted SOI/CMOS Integrated Circuits", IEICE Transactions on Electronic Voltage, No. 11, Nov. 2000, pp. 1697-1704, 8 pages, Doc 0468. |
Masuda, et al., "High Power Heterojunction GaAs Switch IC with P-1dB of more than 38dBm for GSM Application", IEEE, 1998, pp. 229-232. |
Masuda, et al., "RF Current Evaluation of ICs by MP-10L", NEC Research & Development, vol. 40-41, 1999, pp. 253-258. |
Masuda—"High Power Heterojunction GaAs Switch IC with P-1dB of More than 38dBm for GSM Application", IEEE, 1998 pp. 229-232, 4 pages, Doc 0337. |
Masuda—"RF Current Evaluation of lcs by MP-10L", NEC Research and Development, vol. 40-41, 1999, pp. 253-258, 7 pages, Doc 0400. |
Matloubian, "Smart Body Contact for SOI MOSFETs", 1989 IEEE SOS/SOI Technology Conference, Oct. 1999, pp. 128-129. |
Matloubian—"Smart Body Contact for SOI MOSFETs" 1989 IEEE SOS/SOI Technology Conference pp. 128-129, Oct. 3-5, 1989, 2 pages, Doc 0425. |
Matsumoto, et al., "A Novel High Frequency Quasi-SOI Power MOSFET for Multi-Gigahertz Application", IEEE, 1998, pp. 945-948. |
Matsumoto, et al., "Fully Depleted 30-V-Class Thin Film SOI Power MOSFET", IEDM 95-979, 1995, pp. 38.6.1-38.6.4. |
Matsumoto—"A Novel High Frequency Quasi-SOI Power MOSFET for Multi-Gigahertz Application", IEEE, 1998, pp. 945-948, 4 pages, Doc 0338. |
Matsumoto—"Fully Depleted 30-V-Class Thin Film SOI Power MOSFET", IEDM 95-979, Dec. 10-13, 1995, pp. 38.6.1-38.6.4, 4 pages, Doc 0222. |
Maxin Integrated Products—"Charge Pumps Shine in Portable Designs", published Mar. 15, 2001, pp. 1-16, 16 pages, Doc 0518. |
McGrath, et al., "A 1.9-GHz GaAs Chip Set for the Personal Handyphone System", IEEE Transaction on Microwave Theory and Techniques, 1995, pp. 1733-1744. |
McGrath, et al., "Multi Gate FET Power Switches", Applied Microwave, 1991, pp. 77-88. |
McGrath, et al., "Novel High Performance SPDT Power Switches using Multi-Gate FETs", 1991 IEEE, 1991 IEEE MTT-S Digest, pp. 839-842. |
McGrath, et al., "Novel High Performance SPDT Power Switches Using Multi-Gate FET's", IEEE, 1991, pp. 839-842. |
McGrath—"A 1.9-GHz GaAs Chip Set for the Personal Handyphone System", IEEE Transaction on Microwave Theory and Techniques, 1995, pp. 1733-1744, 12 pages, Doc 0223. |
McGrath—"Multi Gate FET Power Switches", Applied Microwave 1991, pp. 77-88, 7 pages, Doc 0188. |
McGrath—"Novel High Performance SPDT Power Switches Using Multi-Gate FETs", 1991 IEEE, 1991 IEEE MTT-S Digest, pp. 839-842, 4 pages, Doc 0189. |
McRory, et al., "Transformer Coupled Stacked FET Power Amplifier", IEEE Journal of Solid State Circuits, vol. 34, No. 2, Feb. 1999, pp. 157-161. |
McRory—"Transformer Coupled Stacked FET Power Amplifier", IEEE Journal of Solid State Circuits, vol. 34, No. 2, Feb. 1999, pp. 157-161, 5 pages, Doc 0413. |
Megahed, et al., "Low Cost UTSi Technology for RF Wireless Applications", IEEE MTT-S Digest, 1998. |
Megahed, et al., "Low Cost UTSI Technology for RF Wireless Applications", Peregrine Semiconductor Corporation, 1998 IEEE MTT-S Digest p. 981-984. |
Megahed—"Low Cost UTSi Technology for RF Wireless Applications", Peregrine Semiconductor Corporation, IEEE MTT-S Digest, 1998, pp. 981-984, 4 pages, Doc 0339. |
Microwave Journal—"A Voltage Regulator for GaAs FETs", Microwave Journal 1995, 1 page, Doc 0224. |
Miller, "Modem Electronic Communications", Prentice-Hall, 1999. |
Miller—"Modern Electronic Communications", Prentice-Hall 1999, 414 pages, Doc 0401 (A-E). |
Ming, et al., "A New Structure of Silicon-on-Insulator Metal-Oxide-Semiconductor Field Effect Transistor to Suppress the Floating Body Effect", Chin. Phys. Lett., vol. 20, No. 5 (2003), pp. 767-769. |
Minoli, "Telecommunications Technology Handbook", Artech House, 2003. |
Minoli—"Telecommunications Technology Handbook", Artech House 2003, 408 pages, Doc 0576 (A-F). |
Mishra—"High Power Broadband Amplifiers for 1-18 GHz Naval Radar" University of California, Santa Barbara, pp. 1-9, Jul. 1, 1998, 9 pages, Doc 0358. |
Misra, "Radio Frequency and Microwave Communication Circuits", Wiley, 2001. |
Misra—"Radio Frequency and Microwave Communication Circuits", Wiley 2001, 297 pages, Doc 0503 (A-C). |
Miyajima, Notice of Reasons for Refusal from the Japanese Patent Office dated Feb. 2006 relating to appln. No. 2003-535287. |
Miyatsuji, et al., "A GaAs High Power RF Single Pole Double Throw Switch IC for Digital Mobile Communication System", IEEE International Solid-State Circuits Conference, 1994, pp. 34-35. |
Miyatsuji, et al., "A GaAs High Power RF Single Pole Dual Throw Switch IC for Digital Mobile Communication System", IEEE Journal of Solid-State Circuits, 1995, pp. 979-983. |
Miyatsuji—"A GaAs High Power RF Single Pole Double Throw Switch IC for Digital Mobile Communication System", IEEE International Solid-State Circuits Conference, 1994, pp. 34-35, 2 pages, Doc 0206. |
Miyatsuji—"A GaAs High Power RF Single Pole Dual Throw Switch IC for Digital Mobile Communication System", IEEE Journal of Solid-State Circuits, 1995, pp. 979-983, 5 pages, Doc 0226. |
Mizutani, et al., "Compact DC-60-GHz HJFET MMIC Switches using Ohmic Electrode-Sharing Technology", IEEE Transactions on Microwave Theory and Techniques, vol. 46, No. 11, Nov. 1998, pp. 1597-1603. |
Mizutani—"Compact DC-60-GHz HJFET MMIC Switches using Ohmic Electrode-Sharing Technology", IEEE Transactions on Microwave Theory and Techniques, vol. 46, No. 11, Nov. 1998, pp. 1597-1603, 7 pages, Doc 0371. |
Montoriol, et al., "3.6V and 4.8V GSM/DCS1800 Dual Band PA Application with DECT Capability Using Standard Motorola RFICs", 2000, pp. 1-20. |
Montoriol—"3.6V and 4.8V GSM/DCS1800 Dual Band PA Application with DECT Capability Using Standard Motorola RFICs", 2000, p. 1-20, 20 pages, Doc 0446. |
Morena, Enrico, Communication pursuant to Article 94(3) EPC received from the EPO for related appln. No. 06814836.0 dated Dec. 18, 2013, 5 pgs. |
Morena, Enrico, Supplementary European Search Report for related appln. No. 06814836.0, dated Feb. 17, 2010, 8 pgs. |
Morena, Supplementary European Search Report dated Feb. 17, 2010 relating to appln. No. 06814836.0. |
Morishita, et al., "Leakage Mechanism Due to Floating Body and Countermeasure on Dynamic Retention Mode of SOI-DRAM", 1995 Symposium on VLSI Technology Digest of Technical Papers, Apr. 1995, pp. 141-142. |
Morishita—"Leakage Mechanism Due to Floating Body and Countermeasure on Dynamic Retention Mode of SOI-DRAM", 1995 Symposium on VLSI Technology Digest of Technical Papers, Apr. 1995, pp. 141-142, 2 pages, Doc 0229. |
Morreale, "The CRC Handbook of Modem Telecommunication", CRC Press, 2001. |
Morreale—The CRC Handbook of Modern Telecommunication:, CRC Press 2001, 228 pages, Doc 0504 (A-F). |
Moye, et al., "A Compact Broadband, Six-Bit MMIC Phasor with Integrated Digital Drivers", IEEE 1990 Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1988 IEEE, pp. 123-126. |
Moye—"A Compact Broadband, Six-Bit MMIC Phasor with Integrated Digital Drivers+", IEEE 1990 Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1998 IEEE, pp. 123-126, 4 pages, Doc 0341. |
Nagayama, et al., "Low Insertion Los DP3T MMIC Switch for Dual Band Cellular Phones", IEEE Jounral of Solid State Circuits, 1999, pp. 1051-1055. |
Nagayama—"Low Insertion Los DP3T MMIC Switch for Dual Band Cellular Phones", IEEE Journal of Solid State Circuits 1999, pp. 1051-1055, 5 pages, Doc 0402. |
Nakatani, "A Wide Dynamic Range Switched-LNA in SiGe BICMOS", IEEE Radio Frequency Integrated Circuits Symposium, 2001, pp. 223-226. |
Nakatani—"A Wide Dynamic Range Switched-LNA in SiGe BICMOS", IEEE Radio Frequency Integrated Circuits Symposium, 2001, pp. 223-226, 4 pages, Doc 0505. |
Nakayama, et al., "A 1.9 GHz Single-Chip RF Front-End GaAs MMIC with Low-Distortion Cascade FET Mixer for Personal Handy-Phone System Terminals", IEEE, 1998, pp. 101-104. |
Nakayama, et al., "A 1.9GHz Single-Chip RF Front End GaAs MMIC for Personal Communications", Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1996, pp. 69-72. |
Nakayama, et al., "A 1.9GHz Single-Chip RF Front End GaAs MMIC with Low-Distortion Cascade FET Mixer for Personal Handy-Phone System Terminals", Radio Frequency Integrated Circuits Symposium, 1998, pp. 205-208. |
Nakayama—"A 1.9 GHz Single-Chip RF Front End GaAs MMIC with Low-Distortion Cascode FET Mixer for Personal Handy-Phone System Terminals", Radio Frequency Integrated Circuits Symposium, 1988, pp. 205-208, 4 pages, Doc 0169. |
Nakayama—"A 1.9 GHz Single-Chip RF Front-End GaAs MMIC for Persona; Communications", Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1996, pp. 69-72, 4 pages, Doc 0247. |
Nakayama—"A 1.9 GHz Single-Chip RF Front-End GaAs MMIC with Low-Distortion Cascade FET Mixer for Personal Handy-Phone System Terminals", IEEE, 1998, pp. 101-104, Doc 0342. |
Narendra, et al., "Scaling of Stack Effects and its Application for Leakage Reduction", ISLPED 2001, 2001, pp. 195-200. |
Narendra—"Scaling of Stack Effects and its Application for Leakage Reduction", ISLPED2001, 2001, pp. 195-200, 6 pages, Doc 0506. |
NEC Corporation, "uPG13xG Series L-Band SPDT Switch GaAs MMIC", Document No. P1096EJ1VOANDO (1st Edition), Feb. 1996, 30 pgs. |
NEC Corporation—"uPG13xG Series L-Band SPDT Switch GaAs MMIC", Document No. P1096EJ1VOANDO (1st Edition), Feb. 1996, 30 pages, Doc 0248. |
NEC—"RF & Microwave Device Overview 2003—Silicon and GaAs Semiconductors", NEC 2003, 73 pages, Doc 0577. |
Nelson Pass—Pass Labs, "Cascode Amp Design", Audio Electronics, pp. 1-4, Mar. 1978, 4 pages, Doc 0153. |
Newman, "Radiation Hardened Power Electronics", Intersil Corporation, 1999, pp. 1-4. |
Newman—"Radiation Hardened Power Electronics", Intersil Corporation, 1999, pp. 1-4, 4 pages, Doc 0403. |
Nguyen, Niki Hoang, Notice of Allowance received from the USPTO dated Aug. 20, 2014 for related U.S. Appl. No. 14/198,315, 11 pgs. |
Nguyen, Niki Hoang, Notice of Allowance received from the USPTO dated Jan. 10, 2014 for related U.S. Appl. No. 13/277,108, 24 pgs. |
Nguyen, Niki Hoang, Office Action received from the USPTO dated Apr. 2, 2014 for related U.S. Appl. No. 13/850,251, 9 pgs. |
Nguyen, Niki Hoang, Office Action received from USPTO on Apr. 10, 2013 for related U.S. Appl. No. 13/277,108, 184 pgs. |
Nguyen, Niki Joang, Office Action received from the USPTO dated Sep. 26, 2012 for related U.S. Appl. No. 13/277,108, 47 pgs. |
Nguyen, Niki, Final Office Action received from the USPTO dated Sep. 27, 2013 for related U.S. Appl. No. 13/277,108, 9 pgs. |
Nguyen, Tram Hoang, Notice of Allowance received from the PTO dated Nov. 17, 2011 for related U.S. Appl. No. 13/053,211, 41 pgs. |
Nguyen, Tram Hoang, Notice of Allowance received from the USPTO for related U.S. Appl. No. 11/484,370, dated Nov. 12, 2010, 21 pgs. |
Nguyen, Tram Hoang, Office Action received from the USPTO dated Apr. 11, 2012 for related U.S. Appl. No. 13/412,529, 6 pgs. |
Nguyen, Tram Hoang, Office Action received from the USPTO dated Apr. 23, 2009 for related U.S. Appl. No. 11/484,370, 11 pgs. |
Nguyen, Tram Hoang, Office Action received from the USPTO dated Sep. 19, 2008 for related U.S. Appl. No. 11/484,370, 7 pgs. |
Nguyen, Tram Hoang, Office Action received from the USPTO for related U.S. Appl. No. 11/484,370, dated Jan. 6, 2010, 46 pgs. |
Nguyen, Tram, Examiner's Amendment received from the USPTO for related U.S. Appl. No. 11/484,370 dated Nov. 1, 2010, 7 pgs. |
Nishide, Ryuji, Translation of Japanese Office Action dated Jul. 17, 2012 for related appln. No. 2008-521544, 4 pgs. |
Nishijima, et al., "A High Performance Transceiver Hybrid IC for PHS Hand Set Operating with Single Positive Voltage Supply", Microwave Symposium Digest, 1997, pp. 1155-1158. |
Nishijima—"A High Performance Transceiver Hybrid IC for PHS Hand Set Operating with Single Positive Voltage Supply", Microwave Symposium Digest 1997, pp. 1155-1158, 4 pages, Doc 0293. |
Nork—"New Charge Pumps Offer Low Input and Output Noise", Linear Technology Corporation, Design Notes, Design Note 243, published Nov. 2000, pp. 1-2, 2 pages, Doc 0469. |
Numata, et al., "A +2.4/0 V Controlled High Power GaAs SPDT Antenna Switch IC for GSM Application", IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 141-144. |
Numata, et al., "A High Power Handling GSM Switch IC with New Adaptive Control Voltage Generator Circuit Scheme", IEEE Radio Frequency Integrated Circuits Symposium, 2003, pp. 233-236. |
Numata—"A +2.4/0 V Controlled High Power GaAs SPDT Antenna Switch IC for GSM Application", IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 141-144, 4 pages, Doc 0544. |
Numata—"A High Power Handling GSM Switch IC with New Adaptive Control Voltage Generator Circuit Scheme", IEEE Radio Frequency Integrates Circuits Symposium, 2003, pp. 233-236, 4 pages, Doc 0578. |
O, et al., "CMOS Components for 802.11b Wireless LAN Applications", IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 103-106. |
O—"CMOS Components for 802.11b Wireless LAN Applications", IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 103-106, 4 pages, Doc 0545. |
Ohnakado, et al., "A 1.4dB Insertion Loss, 5GHz Transmit/Receive Switch Utilizing Novel Depletion-Layer Extended Transistors (DETs) in 0.18um CMOS Process", Symposium on VLSI Circuits Digest of Technical Papers, 2002, pp. 162-163. |
Ohnakado—"A 1.4dB Insertion Loss, 5GHz Transmit/Receive Switch Utilizing Novel Depletion-Layer Extended Transistors (DETs) in 0.18 μm CMOS Process", Symposium on VLSI Circuits Digest of Technical Papers, 2002, pp. 162-163, 2 pages, Doc 0546. |
Orndorff, et al., "CMOS/SOS/LSI Switching Regulator Control Device", IEEE Int'l Solid-State Circuits Conference, ISSCC 78, Feb. 1978, pp. 234-235, 282. |
Orndorff, et al., "CMOS/SOS/LSI Switching Regulator Control Device", ISSCC 78, Feb. 17, 1978, IEEE International Solid-State Circuits Conference, pp. 234-235 and 282. |
Orndorff, et al., CMOS/SOS/LSI Switching Regulator Control Device, IEEE International, vol. XXI, Feb. 1978, pp. 234-235. |
Orndorff—"CMOS/SOS/LSI Switching Regulator Control Device", IEEE International Solid-State Circuits Conference, ISSCC 78, Feb. 1978, pp. 234-235, 282, 3 pages, Doc 0151. |
Ota, et al., "High Isolation and Low Insertion Loss Switch IC Using GaAs MESFETs", IEEE Transactions on Microwave Theory and Techniques, vol. 43, No. 9, Sep. 1995, pp. 2175-2177. |
Ota—"High Isolation and Low Insertion Loss Switch IC Using GaAa MESFETS", IEEE Transactions on Microwave Theory and Techniques, vol. 43, No. 9, Sep. 1995, pp. 2175-2177, 3 pages, Doc 0233. |
Park, "A Regulated, Charge Pump CMOS DC/DC Converter for Low Power Application", 1998, pp. 1-62. |
Park—"A Regulated, Charge Pump CMOS DC/DC Converter for Low Power Application", 1998, pp. 1-62, 62 pages, Doc 0343. |
Patel—"A Novel Body Contact for SIMOX Based SOI MOSFETs", Solid-State Electronics vol. 34, No. 10, pp. 1071-1075, Apr. 22, 1991, 6 pages, Doc 3000. |
Peczalski, "RF/Analog/Digital SOI Technology GPS Receivers and Other Systems on a Chip", IEEE Aerospace Conference Proceedings, 2002, pp. 2013-2017. |
Peczalski—"RF/Analog/Digital SOI Technology GPS Receivers and Other Systems on a Chip", IEEE Aerospace Conference Proceedings, 2002, pp. 2013-2017, 5 pages, Doc 0547. |
Pelella, et al., "Analysis and Control of Hysteresis in PD/SOI CMOS", University of Florida, Gainesville, FL., 1999 IEEE, pp. 34.5.1 through 34.5.4. |
Pelella, et al., "Control of Off-State Current in Scaled PD/SOI CMOS Digital Circuits", Proceedings IEEE Int'l SOI Conference, Oct. 1998, pp. 147-148. |
Pelella, et al., "Low-Voltage Transient Bipolar Effect Induced by Dynamic Floating-Body Charging in Scaled PD/SOI MOSFET's", IEEE Electron Device Letters, vol. 17, No. 5, May 1996. |
Pelella—"Analysis and Control of Hysteresis in PD/SOI CMOS", University of Florida, Gainesville, FL, 1999, IEEE, p. 34.5.1-34.5.4, 4 pages, Doc 0404. |
Pelella—"Control of Off-State Current in Scaled PD/SOI CMOS Digital Circuits", Proceedings IEEE Intl SOI Conference, Oct. 1998, pp. 147-148, 2 pages, Doc 0367. |
Pelella—"Low-Voltage Transient Bipolar Effect Induced by Dynamic Floating-Body Charging in Scaled PD/SOI MOSFETs", IEEE Electron Device Letters, vol. 17, No. 5, May 1996, 3 pages, Doc 0261. |
Pelloie, et al., "WP 25.2: SOI Technology Performance and Modeling", 1999 IEEE Int'l Solid-State Circuits Conference, Feb. 1999. |
Pelloie—"WP 25.2: SOI Technology Performance and Modeling", 1999 IEEE Intl. Solid-State Circuits Conference, Feb. 1999, 9 pages, Doc 0414. |
Peregrine Semiconductor Corporation, Demand filed in the European Patent Office filed Aug. 17, 2012 for related appln. No. PCT/US2011/056942, 41 pgs. |
Peregrine Semiconductor Corporation, English translation of instructions dated Jul. 3, 2014 for a Response filed in the JPO on Jul. 9, 2014 for related appln. No. 2013-003388, 14 pgs. |
Peregrine Semiconductor Corporation, Reply filed in the EPO dated May 8, 2014 for related appln. No. 02800982.7, 79 pgs. |
Peregrine Semiconductor Corporation, Response filed in the Chinese Patent Office dated Jun. 21, 2012 for related appln. No. 2006800251281, 12 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated Jan. 9, 2014 for related appln. No. 02800982.7, 21 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated Oct. 14, 2014 for appln. No. 10011669.8, 30 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO on Aug. 12, 2009 for related appln. No. 06786943.8, 31 pgs. |
Peregrine Semiconductor Corporation, Technical Comments to Written Opinion of the EPEA dated Jan. 21, 2013 or related appln. No. PCT/US2011/056942, 27 pgs. |
Peregrine Semiconductor Corporation—"An Ultra-Thin Silicon Technology that Provides Integration Solutions on Standard CMOS", 1988, 4 pages, Doc 0170. |
Peregrine's Patent Owner Preliminary Response Pursuant to 37 C.F.R. 42.107 filed Jul. 10, 2014 in IPR2014-00546, 101 pages, Doc 8089. |
Perraud—"A Direct-Conversion CMOS Transceiver for the 802.11a/b/g WLAN Standard Utilizing a Vartesian Feedback Transmitter", IEEE Journal of Solid-State Circuits, vol. 39, No. 12, Dec. 2004, pp. 2226-2238, 13 pages, Doc 0621. |
Philips Semiconductors—"SA630 Single Pole Double Throw (SPDT) Switch", 1997, 14 pages, Doc 0294. |
Philips Semiconductors—Product Specificate, IC17 Data Handbook, Nov. 7, 1997, pp. 1-14, 14 pages, Doc 0324. |
Photocopy of a translation of an Office Action dated Jul. 31, 2009 for related Chinese appln. No. 200680025128.7, dated Jul. 31, 2009, 3 pgs. |
Pozar, "Microwave and RF Design of Wireless Systems", Wiley, 2001. |
Pozar—"Microwave and RF Design of Wireless Systems", Wiley 2001, 192 pages, Doc 0507 (A-B). |
Pucel, et al., "A Multi-Chip GaAs Monolithic Transmit/Receive Module for X-Band", Research Division, Raytheon Company, 1982 IEEE MTT-S Digest, pp. 489-492. |
Pucel—"A Multi-Chip GaAs Monolithic Transmit/Receive Module for X-Band", Research Division. Raytheon Company, Jun. 15-17, 1982 IEEE MTT-S Digest, pp. 489-492, 4 pages , Doc 0157. |
Puechberty, et al., "A GaAs Power Chip Set for 3V Cellular Communications", 1994. |
Puechberty—"A GaAs Power Chip Set for 3V Cellular Communications", 1994, 4 pages, Doc 0207. |
Pylarinos, "Charge Pumps: An Overview", Proceedings of the IEEE International Symposium on Circuits and Systems, 2003, pp. 1-7. |
Pylarinos—"Charge Pumps: An Overview", Proceedings of the IEEE International Symposium on Circuits and Systems, 2003, pp. 1-7, 7 pages, Doc 0579. |
Raab—"Power Amplifiers and Transmitters for RF and Microwave", IEEE Transactions and Microwave Theory and Techniques, vol. 50, No. 3, pp. 814-826, Mar. 2002, 13 pages, Doc 0553. |
Rauly, et al., Investigation of Single and Double Gate SOI MOSFETs in Accumulation Mode for Enhanced Performances and Reduced Technological Drawbacks, Proceedings 30th European Solid-State Device Research Conference, Sep. 2000, pp. 540-543. |
Rauly—"Investigation of Single and Double Gate SOI MOSFETs in Accumulation Mode for Enhanced Performances and Reduced Technological Drawbacks", Proceedings 30th European Solid-State Device Research Conference, Sep. 2000, pp. 540-543, 4 pages, Doc 0460. |
Razavi, "Next Generation RF Circuits and Systems", IEEE, 1997, pp. 270-282. |
Razavi, "RF Microelectronics", Prentice-Hall, 1998. |
Razavi—"Next Generation RF Circuits and Systems", IEEE 1997, pp. 270-282, 13 pages, Doc 0295. |
Razavi—"RF Microelectronics", Prentice-Hall, 1998, 179 pages, Doc 0344. |
Reedy, et al., "Single Chip Wireless Systems Using SOI", IEEE International SOI Conference, 1999, pp. 8-11. |
Reedy, et al., "UTSi CMOS: A Complete RF SOI Solution", Peregrine Semiconductor, 2001, pp. 1-6. |
Reedy—"Single Chip Wireless Systems Using SOI", IEEE International SOI Conference, 1999, pp. 8-11, 4 pages, Doc 0405. |
Reedy—"UTSi CMOS: A Complete RF SOI Solution", Peregrine Semiconductor Corporation, 2001, 6 pages, Doc 0509. |
Reedy—"Utsi CMOS: A Complete RF SOI Solution", Peregrine Semiconductor Nov. 2000, pp. 1-6, 6 pages, Doc 0508. |
RFMD's Corrected Petition for Inter Partes Review of U.S. Pat. No. 8,405,147 under 35 U.S.C. 311 filed Apr. 14, 2014 in IPR2014-00546, 64 pages, Doc 8087. |
RFMD's Corrected Petition for Inter Partes Review of U.S. Pat. No. 8,405,147 under 35 U.S.C. 311 filed Apr. 14, 2014 in IPR2014-00546, 68 pages, Doc 8088. |
RFMD's Petition for Inter Partes Review of U.S. Pat. No. 8,405,147 Under 35 U.S.C. 311 filed Mar. 27, 2014 in IPR2014-00546, 7810 pages, Doc 8086A-8086U. |
Rodgers, et al., "Silicon UTSi CMOS RFIC for CDMA Wireless Communications System", IEEE MTT-S Digest, 1999, pp. 485-488. |
Rodgers, et al., "Silicon UTSi COMS RFIC for CDMA Wireless Communications Systems", Peregrine Semiconductor Corporation, 1999 IEEE MTT-S Digest, p. 485-488. |
Rodgers—"Silicon UTSi CMOS RFIC for CDMA Wireless Communications System", IEEE MTT-S Digest, Jun. 14-15, 1999, pp. 485-488, 4 pages, Doc 0406. |
Rohde—"Optic/Millimeter-Wave Converter for 60 GHz Radio-Over-Fiber Systems", Fraunhofer-Institut fur Angerwandte Festkorperphysik Freiburg i. Br., Apr. 1997, pp. 1-5, 5 pages, Doc 0307. |
Rossek, Sacha, "Direct Optical Control of a Microwave Phase Shifter Using GaAs Field-Effect Transistors", Communications Research Group, School of Electronic Engineering, Faculty of Technology, Middlesex University, Sep. 1998, 224 pgs. |
Rossek—"Direct Optical Control of a Microwave Phase Shifter Using GaAs Field-Effect Transistors", Communications Research Group, School of Electronic Engineering, Faculty of Technology, Middlesex University, Sep. 1998, 224 pages, Doc 0361. |
Rozeau, "SOI Technologies Overview for Low Power Low Voltage Radio Frequency Applications", Analog Integrated Circuits and Signal Processing, Nov. 2000, pp. 93-114. |
Rozeau, et al., "SOI Technologies Overview for Low-Power Low-Voltage Radio-Frequency Aplications", Analog Integrated Circuits and Signal Processing, 25, Kluwer Academic Publishers, Nov. 2000, pp. 93-114. |
Rozeau, et al., "SOI Technologies Overview for Low-Power Low-Voltage Radio-Frequency Applications," Analog Integrated Circuits and Signal Processing, 25, pp. 93-114, Boston, MA, Kluwer Academic Publishers, Nov. 2000. |
Rozeau—"SOI Technologies Overview for Low Power Low Voltage Radio Frequency Applications", Analog Integrated Circuits and Signal Processing, Nov. 2000, pp. 93-114, 22 pages, Doc 0470. |
Saccamango, et al., "An SOI Floating Body Charge Monitor Technique", IEEE Int'l SOI Conference, Oct. 2000, pp. 88-89. |
Saccamango—"An SOI Floating Body Charge Monitor Technique", IEEE International SOI Conference, Oct. 2000, pp. 88-89, 2 pages, Doc 0464. |
Salva (or Savla)—"Design and Simulation of a Low Power Bluetooth Transceiver", The University of Wisconsin, 2001, pp. 1-90, 90 pages, Doc 0510. |
Sanders, "Statistical Modeling of SOI Devices for the Low Power Electronics Program", AET, Inc., 1995, pp. 1-109. |
Sanders—"Statistical Modeling of SOI Devices for the Low Power Electronics Program", AET, Inc., 1995, pp. 1-109, 109 pages, Doc 0227. |
Savla, "Design and Simulation of a Low Power Bluetooth Transceiver", The University of Wisconsin, 2001, pp. 1-90. |
Sayre, "Complete Wireless Design", McGraw-Hill, 2001. |
Sayre—"Complete Wireless Design", McGraw-Hill 2001, 284 pages, Doc 0511 (A-D). |
Schaper, "Communications, Computations, Control, and Signal Processing", Kluwer Academic, 1997. |
Schaper—"Communications, Computations, Control, and Signal-Processing", Kluwer Academic, 1997, 308 pages, Doc 0296 (A-D). |
Scheinberg, et al., "A Computer Simulation Model for Simulating Distortion in FET Resistors", IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 19, No. 9, Sep. 2000, pp. 981-989. |
Scheinberg—"A Computer Simulation Model for Simulating Distortion in FET Resistors", IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 19, No. 9, Sep. 2000, pp. 981-989, 9 pages, Doc 0461. |
Schindler, et al., "A 2-18 GHz Non-Blocking Active 2 X 2 Switch", Raytheon Company, 1989 IEEE, GaAs IC Symposium, pp. 181-183. |
Schindler, et al., "A High Power 2-18 GHz T/R Switch", 1988 IEEE, IEEE 1990 Microwave and Millimeter-Wave Circuits Symposium, pp. 119-122. |
Schindler, et al., "A High Power 2-18 GHz T/R Switch", IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1990, pp. 119-122. |
Schindler, et al., "A Single Chip 2-20 GHz T/R Module" 1988 IEEE, IEEE 1990 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 99-102. |
Schindler, et al., "DC-20 GHz N X M Passive Switches", IEEE Transactions on Microwave Theory and Techniques, vol. 36, No. 12, Dec. 1988, pp. 1604-1613. |
Schindler, et al., "DC-20 GHZ N X M Passive Switches", Raytheon Co., 1998 IEEE MTT-S Digest, pp. 1001-1005. |
Schindler, et al., "DC-40 GHz and 20-40 GHz MMIC SPDT Switches", IEEE Transactions of Electron Devices, vol. ED-34, No. 12, Dec. 1987, pp. 2595-2602. |
Schindler—"A 2-18 GHz Non-Blocking Active 2×2 Switch", Raytheon Company, 1989 IEEE, GaAs IC Symposium, pp. 181-183, 3 page, Doc 0175. |
Schindler—"A High Power 2-18 GHz T/R Switch", 1988 IEEE, IEEE 1990 Microwave and Millimeter-Wave Circuits Symposium, pp. 119-122, 4 pages, Doc 0180. |
Schindler—"A Single Chip 2-20 GHz T/R Module" 1988 IEEE, IEEE 1990 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 99-102, 4 pages, Doc 0182. |
Schindler—"DC-20 GHz N X M Passive Switches", IEEE Transactions on Microwave Theory and Techniques, vol. 36, No. 12, Dec. 1988, pp. 1604-1613, 10 pages, Doc 0172. |
Schindler—"DC-20 GHZ N X M Passive Switches", Raytheon Co., 1998 IEEE MTT-S Digest, pp. 1001-1005, 5 pages, Doc 0345. |
Schindler—"DC-40 GHz and 20-40GHz MMIC SPDT Switches", IEEE Transactions of Electron Devices, vol. ED-34, No. 12, Dec. 1987, pp. 2595-2602, 8 pages, Doc 0167. |
Schlechtweg—"Multifunctional Integration Using HEMT Technology", Fraunhofer Institute for Applied Solid State Physics, (date uncertain, believed Mar. 1997), 18 pages, Doc 0306. |
Sedra, Adel A., et al., "Microelectronic Circuits", Fourth Edition, University of Toronto, Oxford University Press, 1982, 1987, 1991 and 1998, pp. 374-375. |
Sedra, et al., "Microelectronic Circuits", University of Toronto, Oxford University Press, Fourth Edition, 1982,1987,1991,1998, pp. 374-375. |
SEDRA—"Microelectronic Circuits", University of Toronto, Oxford University Press, Fourth Edition, 1982, 1987, 1991, 1998, pp. 374-375, 4 pages, Doc 0158. |
Shafi, "Wireless Communications in the 21st Century", Wiley, 2002. |
Shafi—"Wireless Communications in the 21st Century", Wiley, 2002, 230 pages, Doc 0548 (A-C). |
Shahidi, et al., "Partially Depleted SOI Technology for Digital Logic", IEEE Int'l Solid-State Circuits Conference, 1999, pp. 426-427. |
Shahidi—"Issues in SOI CMOS Technology and Design", IEEE 2000 Custom Integrated Circuits Conference, Publication/Presentation dated May 21, 2000, 78 pages, Doc 8014. |
Shahidi—"Partially Depleted SOI Technology for Digital Logic", IEEE Inti Solid-State Circuits Conference, 1999, pp. 426-427, 2 pages, Doc 0408. |
Shifrin et al., "High Power Control Components Using a New Monolithic FET Structure", IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1988, pp. 51-56. |
Shifrin, et al., "A New Power Amplifier Topology with Series Biasing and Power Combining of Transistors", IEEE 1992 Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1992, pp. 39-41. |
Shifrin, et al., "Monolithic FET Structure for HighPower Control Component Applications", IEEE Transactions on Microwave Theory and Techniques, 1989, pp. 2134-2142. |
Shifrin, Mitchell B., "Monolithic FET Structures for High-Power Control Component Applications", IEEE Transactions on Microwave Theory and Techniques, vol. 37, No. 12, Dec. 1989, pp. 2134-2141. |
Shifrin—"A New Power Amplifier Topology with Series Biasing and Power Combining of Transistors", IEEE 1992 Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1992, pp. 39-41, 3 pages, Doc 0196. |
Shifrin—"High Power Control Components Using a New Monolithic FET Structure", IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1988, pp. 51-56, 6 pages, Doc 0171. |
Shifrin—"Monolithic FET Structure for High Power Control Component Applications", IEEE Transactions on Microwave Theory and Techniques, vol. 37, No. 12, Dec. 1989, pp. 2134-2142, 8 pages, Doc 0178. |
Shimomura, et al., "A 1-V 46-ns 16-mb SOI-DRAM with Body Control Technique", IEEE Journal of Solid-State Circuits, vol. 32, No. 11, Nov. 1997, pp. 1712-1720. |
Shimomura, et al., "TP 4.3: A 1V 46ns 16Mb SOI-DRAM with Body Control Technique", 1997 IEEE Int'l Solid-State Circuits Conference, Feb. 1997. |
Shimomura—"A 1-V 46-ns 16-mb SOI-DRAM with Body Control Technique", IEEE Journal of Solid-State Circuits, vol. 32, No. 11, Nov. 1997, pp. 1712-1720, 9 pages, Doc 0323. |
Shimomura—"TP 4.3: A 1V 46ns 16Mb SOI-DRAM with Body Control Technique", 1997 IEEE Inti Solid-State Circuits Conference, Feb. 1997, 9 pages, Doc 0300. |
Shimura, et al., "High Isolation V-Band SPDT Switch MMIC for High Power Use", IEEE MTT-S International Microwave Symposium Digest, 2001, pp. 245-248. |
Shimura—"High Isolation V-Band SPDT Switch MMIC for High Power Use", IEEE MTT-S International Microwave Symposium Digest, 2001, pp. 245-248, 4 pages, Doc 0512. |
Shingleton, Communication from the USPTO dated Apr. 28, 2009 for related U.S. Appl. No. 11/881,816, 3 pgs. |
Shingleton, Michael B., Advisory Action received from the USPTO dated Mar, 18, 2011 for related U.S. Appl. No. 11/881,816, 3 pgs. |
Shingleton, Michael B., Communication received from the USPTO dated Apr. 28, 2009 for related U.S. Appl. No. 11/881,816, 3 pgs. |
Shingleton, Michael B., Interview Summary received from the USPTO dated Apr. 18, 2011 for related U.S. Appl. No . 11/881,816, 3 pgs. |
Shingleton, Michael B., Notice of Allowance received from the USPTO dated Jun. 14, 2012 for related U.S. Appl. No. 11/881,816, 13 pgs. |
Shingleton, Michael B., Notice of Allowance received from the USPTO dated Oct. 12, 2011 for related U.S. Appl. No. 11/881,816, 5 pgs. |
Shingleton, Michael B., Office Action received from the USPTO dated Mar. 1, 2013 for related U.S. Appl. No. 11/881,816, 10 pgs. |
Shingleton, Michael B., Office Action received from the USPTO dated Oct. 14, 2010 for related U.S. Appl. No. 11/881,816, 15 pgs. |
Shingleton, Michael B., Office Action received from the USPTO dated Oct. 7, 2008 for related U.S. Appl. No. 11/881,816, 4 pgs. |
Shingleton, Michael B., Office Action received from the USPTO for related U.S. Appl. No. 11/881,816, dated Jan. 19, 2010, 16 pgs. |
Shingleton, Michael, Advisory Action received from the USPTO dated Feb. 19, 2014 for related U.S. Appl. No. 11/881,816, 3 pgs. |
Shingleton, Michael, Final Office Action received from the USPTO dated Oct. 23, 2013 for related U.S. Appl. No. 11/881,816, 25 pgs. |
Shingleton, Office Action received from USPTO dated Jan. 19, 2010 for related U.S. Appl. No. 11/881,816. |
Shingleton, Office Action received from USPTO dated Oct. 7, 2008 for related U.S. Appl. No. 11/881,816. |
Shoucair, "Modeling, Decoupling and Supression of MOSFET Distortion Components", IEEE Proceeding Circuit Devices Systems, vol. 146, No. 1, Feb. 1999. |
Shoucair—"Modeling, Decoupling and Suppression of MOSFET Distortion Components", IEEE Proceeding Circuit Devices Systems, vol. 146, No. 1, Feb. 1999, 7 pages, Doc 0415. |
Silicon Wave—"Silicon Wave SiW1502 Radio Modem IC", Silicon Wave, 2000, pp. 1-21, 21 pages, Doc 0447. |
Sivaram, et al., "Silicon Film Thickness Considerations in SOI-DTMOS", IEEE Device Letters, vol. 23, No. 5, May 2002, pp. 276-278. |
Sivaram—"Silicon Film Thickness Considerations in SOI-DTMOS", IEEE Device Letters, vol. 23, No. 5, May 2002, pp. 276-278, 3 pages, Doc 0556. |
Sjoblom, Peter, "An Adapative Impedance Tuning CMOS Circuit for ISM 2.4-GHz Band", IEEE Transactions on Circuits and Systems—1: Regular Papers, vol. 52, No. 6, Jun. 2005, pp. 1115-1124. |
Sjoblom—"An Adaptive Impedance Tuning CMOS Circuit for ISM 2.4-GHz Band", IEEE Transactions on Circuits and Systems—I: Regular Papers, vol. 52, No. 6, Jun. 2005, pp. 1115-1124, 10 pages, Doc 0627. |
Sleight, et al., "Transient Measurements of SOI Body Contact Effectiveness", IEEE Electron Device Letters, vol. 19, No. 12, Dec. 1998, pp. 499-501. |
Sleight, et al., "Transient Measurements of SOI Body Contact Effectiveness", IEEE Electron Device Letters, vol. 19, No. 12, Dec. 1998. |
Sleight—"Transient Measurements of SOI Body Contact Effectiveness", IEEE Electron Device Letters, vol. 19, No. 12, Dec. 1998, pp. 499-501, 3 pages, Doc 0373. |
Slobodnik, et al., "Millimeter Wave GaAs Switch FET Modeling", Microwave Journal, 1989. |
Slobodnik—"Millimeter Wave GaAs Switch FET Modeling", Microwave Journal, 1989, 7 pages, Doc 0176. |
Smith, "Modem Communication Systems", McGraw-Hill, 1998. |
Smith—"Modern Communication Circuits", McGraw-Hill 1998, 307 pages, Doc 0347 (A-D). |
Smuk, et al., "Monolithic GaAs Multi-Throw Switches with Integrated Low Power Decoder/Driver Logic", 1997, IEEE Radio Frequency Integrated Circuits. |
Smuk, et al., "Monolithic GaAs Multi-Throw Switches with Integrated Low-Power Decoder-Driver Logic". Hittite Microwave Corporation, Jun. 1997, 4 pgs. |
Smuk, et al., "Multi-Throw Plastic MMIC Switches up to 6GHz with Integrated Positive Control Logic", IEEE, 1999, pp. 259-262. |
Smuk—"Monolithic GaAs Multi-Throw Switches with Integrated Low Power Decoder/Driver Logic", May 1997, IEEE Radio Frequency Integrated Circuits, 4 pages, Doc 0308. |
Smuk—"Monolithic GaAs Multi-Throw Switches with Integrated Low-Power Decoder-Driver Logic", Hitite Microwave Corporation, Jun. 1997, 4 pages, Doc 0317. |
Smuk—"Multi-Throw Plastic MMIC Switches Up to 6GHz with Integrated Positive Control Logic", IEEE 1999, pp. 259-262, 4 pages, Doc 0409. |
Soyuer, et al., "RF and Microwave Building Blocks in a Standard BiCMOS Technology", IBM T.J. Watson Research Center, 1996 IEEE, pp. 89-92. |
Soyuer—"RF and Microwave Building Blocks in a Standard BiCMOS Technology", IBM T.J. Watson Research Center, 1996 IEEE, pp. 89-92, 4 pages, Doc 0249. |
Street, A.M., "RF Switch Design", The Institution of Electrical Engineers, 2000, pp. 4/1-4/7. |
Street—"R.F. Switch Design", The Institution of Electrical Engineers, 2000, p. 4/1-4/7, 7 pages, Doc 0448. |
Streetman, et al., "Solid State Electronic Devices", Microelectronics Research Center, Dept. of Electrical and Computer Engineering, The University of Texas at Austin, Chapter 6, 2004 by Pearson Education Inc., 4 pgs. |
Streetman—"Solid State Electronic Devices", Microelectronics Research Center, Dept. of Electrical and Computer Engineering, The University of Texas at Austin, Chapter 6, Jan. 2004 by Pearson Education Inc., 4 pages, Doc 0602. |
Stuber, et al., "SOI CMOS with High Performance Passive Components for Analog, RF and Mixed Signal Designs", IEEE International SOI Conference, 1998, pp. 99-100. |
Stuber, et al., Amendment filed in the USPTO dated Jun. 10, 2010 for related U.S. Appl. No. 11/520,912, 28 pgs. |
Stuber, et al., Amendment filed in the USPTO dated Mar. 16, 2009 for related U.S. Appl. No. 11/520,912, 21 pgs. |
Stuber, et al., Amendment filed in the USPTO for related U.S. Appl. No. 11/520,912, dated Jun. 10, 2010, 25 pgs. |
Stuber, et al., amendment that was filed with the USPTO dated Sep. 8, 2009 for related U.S. Appl. No. 11/520,912. |
Stuber, et al., Comments on Examiners Statement of Reasons for Allowance for related U.S. Appl. No. 11/520,912, dated Dec. 15, 2010, 6 pgs. |
Stuber, et al., Continuation application and Figures as filed in the USPTO on Jul. 22, 2013 for related U.S. Appl. No. 13/948,094, 132 pgs. |
Stuber, et al., Photocopy of an amendment that was filed with the USPTO dated Mar. 16, 2009 for related U.S. Appl. No. 11/520,912. |
Stuber, et al., Proposed Amended Claims for Examiner's Consideration filed in the USPTO for related U.S. Appl. No. 11/520,912, dated Aug. 27, 2010, 11 pgs. |
Stuber, et al., Response filed in the USPTO for related U.S. Appl. No. 11/520,912, dated Sep. 8, 2009, 3 pgs. |
Stuber, et al., Response/Amendment filed in the USPTO dated Oct. 23, 2014 for U.S. Appl. No. 13/948,094, 28 pgs. |
Stuber—"SOI CMOS with High Performance Passive Components for Analog, RF and Mixed Signal Designs", IEEE International SOI Conference, 1998, pp. 99-100, 2 pages, Doc 0348. |
Su, et al., "On the Prediction of Geometry-Dependent Floating-Body Effect in SOI MOSFETs", IEEE Transactions on Electron Devices, vol. 52, No. 7, Jul. 2005, pp. 1662-1664. |
Su, Pin, et al., "On the Body-Source Built-In Potential Lowering of SOI MOSFETs", IEEE Electron Device Letters, vol. 24, No. 2, Feb. 2003, pp. 90-92. |
Su—"On the Body-Source Built-In Potential Lowering of SOI MOSFETs", IEEE Electron Device Letters, vol. 24, No. 2, Feb. 2003, pp. 90-92, 3 pages, Doc 0582. |
Su—"On the Prediction of Geometry-Dependent Floating-Body Effect in SOI MOSFETs", IEEE Transactions on Electron Devices, vol. 52, No. 7, Jul. 2005, pp. 1662-1664, 3 pages, Doc 0630. |
Sudhama, et al., "Compact Modeling and Circuit Impact of a Novel Frequency Dependence of Capacitance in RF MOSFETs", Nano Science and Technology Institute, Technical Proceedings of the 2001 Int'l Conference of Modeling and Simulation of Microsystems. 2001. |
Sudhama—"Compact Modeling and Circuit Impact of Novel Frequency Dependence of Capacitance in RF MOSFETs", Nano Science and Technology Institute, Technical Proceedings of the 2001 Intl Conference of Modeling and Simulation of Microsystems, 4 pages, Doc 0513. |
Suehle, et al., "Low Electric Field Breakdown of Thin Si02 Films Under Static and Dynamic Stress", IEEE Transactions on Electron Devices, vol. 44, No. 5, May 1997, pp. 801-808. |
Suehle, et al., "Low Electric Field Breakdown of Thin Si02 Films Under Static and Dynamic Stress", IEEE Transactions on Electron Devices, vol. 44, No. 5, May 1997. |
Suehle—"Low Electric Field Breakdown of Thin Si02 Films Under Static and Dynamic Stress", IEEE Transactions on Electron Devices, vol. 44, No. 5, May 1997, 8 pages, Doc 0309. |
Suehle—"Low Electric Field Breakdown of Thin Si02 Films Under Static and Dynamic Stress", IEEE Transactions on Electron Devices, vol. 44, No. 5, May 1997. pp 801-808, 8 pages, Doc 0310. |
Suematsu, "On-Chip Matching SI-MMIC for Mobile Communication Terminal Application", IEEE, 1997, pp. 9-12. |
Suematsu, et al., "L-Band Internally Matched Si-MMIC Front End", IEEE, 1996, pp. 2375-2378. |
Suematsu—"L-Band Internally Matched Si-MMIC Front End", IEEE, 1996, pp. 2375-2378, 4 pages, Doc 0250. |
Suematsu—"On-Chip Matching SI-MMIC for Mobile Communication Terminal Application", IEEE 1997, pp. 9-12, 4 pages, Doc 0297. |
Suh, et al., "A Physical Charge-Based Model for Non-Fully Depleted SOI MOSFET's and Its Use in Assessing Floating-Body Effects in SOI CMOS Circuits", IEEE Transactions on Electron Devices, vol. 42, No. 4, Apr. 1995, pp. 728-737. |
Suh—"A Physical Change-Based Model for Non-Fully Depleted SOI MOSFETs and Its Use in Assessing Floating-Body Effects in SOI SMOS Circuits", IEEE Transactions on Electron Devices, vol. 42, No. 4, Apr. 1995, pp. 728-737, 10 pages, Doc 0230. |
Szedon, et al., "Advanced Silicon Technology for Microwave Circuits", Naval Research Laboratory, 1994, pp. 1-110. |
Szedon—"Advanced Silicon Technology for Microwave Circuits." Naval Research Laboratory, 1994, pp. 1-110, 122 pages, Doc 0208. |
Takamiya, et al., "High-Performance Accumulated Back-Interface Dynamic Threshold SOI MOSFET (AB-DTMOS) with Large Body Effect at Low Supply Voltage", Japanese Journal of Applied Physics, vol. 38 (1999), Part 1, No. 4B, Apr. 1999, pp. 2483-2486. |
Takamiya—"High-Performance Accumulated Black-Interface Dynamic Threshold SOI MOSFET (AB-DTMOS) with Large Body Effect at Low Supply Voltage", Japanese Journal of Applied Physics, vol. 38 (1999), Part 1, No. 4B, Apr. 1999, pp. 2483-2486, 4 pages, Doc 0416. |
Tanada, Kazuya, English Translation of Office Action received from the JPO dated Mar. 11, 2014 for related appln. No. 2013-003388, 4 pgs. |
Tat, Binh C., International Search Report and Written Opinion received from the USRO dated Jul. 3, 2008 in related appln. No. PCT/US2006/036240, 10 pgs. |
Tat, Binh C., Notice of Allowance received from the USPTO for related U.S. Appl. No. 11/520,912, dated Sep. 16, 2010, 13 pgs. |
Tat, Binh C., Office Action received from the USPTO dated May 23, 2014 for related U.S. Appl. No. 13/948,094, 7 pgs. |
Tat, Binh C., Office Action received from the USPTO dated Sep. 15, 2008 for related U.S. Appl. No. 11/520,912, 18 pgs. |
Tat, Binh C., Office Action received from the USPTO for related U.S. Appl. No. 11/520,912, dated Dec. 10, 2009, 19 pgs. |
Tat, Binh C., Office Action received from the USPTO for related U.S. Appl. No. 11/520,912, dated Jul. 8, 2009, 6 pgs. |
Tat, International Search Report and Written Opinion received from USRO dated Jul. 3, 2008 for related appln. No. PCT/US06/36240. |
Tat, Notice of Allowance received from USPTO dated Sep. 16, 2010 for related U.S. Appl. No. 11/520,912. |
Tat, Office Action received from USPTO dated Dec. 10, 2009 for related U.S. Appl. No. 11/520,912. |
Tat, Office Action received from USPTO dated Jul. 8, 2009 for related U.S. Appl. No. 11/520,912. |
Tat, Office Action received from USPTO dated Sep. 15, 2008 for related U.S. Appl. No. 11/520,912. |
Tenbroek—"Electrical Measure of Silicon Film and Oxide Thickness in Partially Depleted SOI Technologies", Solid-State Electronics, vol. 39, No. 7, pp. 1011-1014, Nov. 14, 1995, 4 pages, Doc 8019. |
Terauchi, et al., "A ‘Self-Body-Bias’ SOI MOSFET: A Novel Body-Voltage-Controlled SOI MOSFET for Low Voltage Applications", The Japan Sociey of Applied Physics, vol. 42 (2003), pp. 2014-2019, Part 1, No. 4B, Apr. 2003. |
Terauchi, et al., "A Novel 4T SRAM Cell Using "Self-Body-Biased" SOI MOSFET Structure Operating at 0.5 Volt", IEEE Int'l SOI Conference, Oct. 2000, pp. 108-109. |
Terauchi—"A Novel 4T SRAM Cell Using "Self-Body-Biased" SOI MOSFET Structure Operating as 0/5 Volt", IEEE International SOI Conference, Oct. 2000, pp. 108-109, 2 pages, Doc 0465. |
Terauchi—"A Self-Body-Bias" SOI MOSFET: A Novel Body-Voltage-Controlled SOI MOSFET for Low Voltage Applications, The Japan Society of Applied Physics, vol. 42 (2003), pp. 2014-2019, Part 1, No. 4B, Apr. 2003, 6 pages, Doc 0587. |
Texas Instruments—"TPS60204, TPS60205, Regulated 3.3-V, 100-mA Low-Ripple Charge Pump Low Power DC/DC Converters", published Feb. 2001, rev. Sep. 2001, pp. 1-18, 18 pages, Doc 0530. |
Tieu, Binh Kien, Office Action received from the USPTO dated Jun. 24, 2014 for related U.S. Appl. No. 14/062,791, 7 pgs. |
Tieu, Binh, Notice of Allowance received from the USPTO dated Sep. 30, 2013 for related U.S. Appl. No. 12/980,161, 8 pgs. |
Tieu, Notice of Allowance and Fee(s) Due from the USPTO dated Apr. 2010 relating to U.S. Appl. No. 11/347,014. |
Tieu, Notice of Allowance and Fee(s) Due from the USPTO dated Dec. 2008 relating to U.S. Appl. No. 11/127,520. |
Tieu, Notice of Allowance and Fee(s) Due from the USPTO dated Jul. 2008 relating to U.S. Appl. No. 11/582,206. |
Tieu, Notice of Allowance and Fee(s) Due from the USPTO dated Jun. 2006 relating to U.S. Appl. No. 10/922,135. |
Tieu, Notice of Allowance and Fee(s) Due from the USPTO dated May 2004 relating to U.S. Appl. No. 10/267,531. |
Tieu, Notice of Allowance from the USPTO dated Jun. 2006 relating to U.S. Appl. No. 10/922,135. |
Tieu, Office Action from the USPTO dated Jun. 2005 relating to U.S. Appl. No. 10/922,135. |
Tieu, Office Action from the USPTO dated Nov. 2007 relating to U.S. Appl. No. 11/582,206. |
Tieu, Office Action from the USPTO dated Sep. 2009 relating to U.S. Appl. No. 11/347,014. |
Tinella, Carlo, "Study of the potential of CMOS-SOI technologies partially abandoned for radiofrequency applications", Thesis for obtaining the standard of Doctor of INPG, National Polytechnic of Grenoble, Sep. 25, 2003, 187 pgs. |
Tinella, et al., "A 0.7dB Insertion Loss CMOS—SOI Antenna Switch with More than 50dB Isolation over the 2.5 to 5GHz Band", Proceeding of the 28th European Solid-State Circuits Conference, 2002, pp. 483-486. |
Tinella, et al., "A High Performance CMOS-SOI Antenna Switch for the 2.5-5-GHz Band", IEEE Journal of Solid-State Circuits, 2003, pp. 1279-1283. |
Tinella, et al., "A High-Performance CMOS-SOI Antenna Switch for the 2.5 5GHz Band", IEEE Journal of Solid-State Circuits, vol. 38, No. 7, Jul. 2003, All pgs. |
Tinella, et al., "A High-Performance CMOS-SOI Antenna Switch for the 2.5-5-GHz Band, "IEEE Journal of Solid State Circuits, vol. 38, No. 7, Jul. 2003, pp. 1270-1283. |
Tinella—"A 0.7DB Insertion Loss CMOS-SOI Antenna Switch with More than 50dB Isolation Over the 2.5 to 5GHz Band", Proceeding of the 28th European Solid-State Circuits Conference, 2002, pp. 483-486, 4 pages, Doc 0549. |
Tinella—"A High Performance CMOS-SOI Antenna Switch for the 2.5-5-GHz Band", IEEE Journal of Solid-State Circuits, vol. 38, No. 7, Jul. 2003, pp. 1270-1283, 5 pages, Doc 0588. |
Tinella—"Study of the Potential of CMOS-SOI Technologies Partially Abandoned for Radiofrequency Applications", Thesis for obtaining the standard of Doctor of INPG, National Polytechnic of Grenoble, Sep. 25, 2003, 187 pages, Doc 0594. |
Titus, et al., "A Silicon BICMOS Transceiver Front-End MMIC Covering 900 and 1900 MHZ Applications", Hittite Microwave Corporation, IEEE 1996 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 73-75. |
Titus—"A Silicon BICMOS Transceiver Front-End MMIC Covering 900 and 1900 MHZ Applications", Hittite Microwave Corporation, IEEE 1996 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 73-75, 4 pages, Doc 0251. |
Tokumitsu, et al, "A Low-Voltage, High-Power T/R-Switch MMIC Using LC Resonators", IEEE Transactions on Microwave Theory and Techniques, vol. 43, No. 5, May 1995, pp. 997-1003. |
Tokumitsu, et al., "A Low Voltage High Power T/R Switch MMIC Using LC Resonators", IEEE Transactions on Microwave Theory and Techniques, 1995, pp. 997-1003. |
Tokumitsu—"A Low-Voltage, High-Power T/R-Switch MMIC Using LC Resonators", IEEE Transactions on Microwave Theory and Techniques, vol. 43, No. 5, May 1995, pp. 997-1003, 7 pages, Doc 0228. |
Tran, Notice of Allowance and Fee(s) Due from the USPTO dated Jun. 2010 relating to U.S. Appl. No. 11/501,125. |
Translation of an Office Action dated Jul. 31, 2009 for related Chinese appln. No. 200680025128.7. |
Tseng, et al. "Comprehensive Study on AC Characteristics in SOI MOSFETs for Analog Applications", 1998 Symposium on VLSI Technology Digest of Technical Papers, Jun. 1998. |
Tseng, et al., "AC Floating-Body Effects and the Resultant Analog Circuit Issues in Submicron Floating body and Body-Grounded SOI MOSFET's", IEEE Transactions on Electron Devices, vol. 46, No. 8, Aug. 1999, pgs. All. |
Tseng, et al., "AC Floating-Body Effects in Submicron Fully Depleted (FD) SOI nMOSFET's and the Impact on Analog Applications", IEEE Electron Device Letters, No. 19, No. 9, Sep. 1998, pp. 351-353. |
Tseng, et al., "AC Floating-Body Effects in Submicron Fully Depleted (FD) SOI nMOSFET's and the Impact on Analog Applications", IEEE Electron Devices, vol. 19, No. 9, Sep. 1998, pp. 351-353. |
Tseng, et al., "Characterization of Floating Body and Body-Grounded Thin Film Silicon-on-Insulator MOSFETs for Analog Circuit Applications", Ph.D. Thesis, UCLA, 1999, pgs. All. |
Tseng—"AC Floating-Body Effects an Submicron Fully Depleted (FD) SOI nMOSFETs and the Impact on Analog Applications", IEEE Electron Devices, vol. 19, No. 9, Sep. 1998, pp. 351-353, 3 pages, Doc 0362. |
Tseng—"AC Floating-Body Effects and the Resultant Analog Circuit Issues in Submicron Floating Body and Body-Grounded SOI MOSFETs", IEEE Transactions on Electron Devices, vol. 46, No. 8, August 1999, 8 pages, Doc 0420. |
Tseng—"Characterization of Floating Body and Body-Grounded Thin Film Silicon-on-Insulator MOSFETs for Analog Circuit Applications", Ph.D Thesis, UCLA, 1999, 240 pages, Doc 0410. |
Tseng—"Comprehensive Study on AC Characteristics in SOI MOSFETs for Analog Applications", 1998 Symposium on VLSI Technology Digest of Technical Papers, Jun. 1998, 2 pages, Doc 0357. |
Tseng—"Comprehensive Study on AC Characteristics in SOI-MOSFETs for Analog Applications", 1998 Symposium on VLSI Technology Digest of Technical Papers, Jun. 1998, 2 pages, Doc 0355. |
Tsutsumi, et al., "A Single Chip PHS Front End MMIC with a True Single 'Voltage Supply", IEEE Radio Frequency Integrated Circuits Symposium, 1998, pp. 105-108. |
Tsutsumi—"A Single Chip PHS Front End MMIC with a True Single +3 Voltage Supply", IEEE Radio Frequency Integrated Circuits Symposium, 1998, pp. 105-108, 4 pages, Doc 0349. |
Uda, "Miniturization and High Isolation of a GaAs SPDT Switch IC Mounted in Plastic Package", 1996. |
Uda, et al., "A High Performance and Miniturized Dual Use (antenna/local) GaAs SPDT Switch IC Operating at +3V/0V", Microwave Symposium Digest, 1996, pp. 141-144. |
Uda, et al., "High Performance GaAs Switch IC's Fabricated Using MESFETs with Two Kinds of Pinch Off Voltages and a Symmetrical Pattern Configuration", IEEE Journal of Solid-State Circuits, 1994, pp. 1262-1269. |
Uda, et al., "High Performance GaAs Switch IC's Fabricated Using MESFETs with Two Kinds of Pinch Off Voltages", IEEE GaAs IC Symposium, 1993, pp. 247-250. |
Uda, et al., "High-Performance GaAs Switch IC's Fabricated Using MESFET's with Two Kinds of Pinch-off Voltages and a Symmetrical Pattern Configuration", IEEE Journal of Solid-State Circuits, vol. 29, No. 10, Oct. 1994, pp. 1262-1269. |
Uda—"A High Performance and Miniturized Dual Use (antenna/local) GaAs SPDT Switch IC Operating at +3V/0V", Microwave Symposium Digest, 1996, pp. 141-144, 4 pages, Doc 0252. |
Uda—"High Performance GaAs Switch IC's Fabricated Using MESFETs with Two Kinds of Pinch Off Voltages", IEEE GaAs IC Symposium, 1993, pp. 247-250, 4 pages, Doc 0200. |
Uda—"High-Performance GaAs Switch IC's Fabricated Using MESFETs with Two Kinds of Pinch-off Voltages and a Symmetrical Pattern Configuration", IEEE Journal of Solid-State Circuits, vol. 29, No. 10, Oct. 1994, pp. 1262-1269, 8 pages, Doc 0209. |
Uda—"Miniturization and High Isolation of GaAs SPDT Switch IC Mounted in Plastic Package", 1996, 8 pages, Doc 0253. |
Ueda, et al., "A CAD Compatible SOI/CMOS Gate Array Having Body Fixed Partially Depleted Transistors", IEEE Int'l Solid-State Circuits Conference, Feb. 8, 1997, pp. 288-289. |
Ueda, et al., "Floating Body Effects on Propagation Delay in SOI/CMOS LSIs", IEEE SOI Conference, Oct. 1996, pp. 142-143. |
Ueda—"A 5GHz-Band On-Chip Matching CMOS MMIC, Front-End", 11th GAAS Symposium—Munich 2003, pp. 101-104, 4 pages, Doc 0580. |
Ueda—"A CAD Compatible SOI/CMOS Gate Array Having Body Fixed Partially Depleted Transistors", IEEE International Solid-State Circuits Conference, Feb. 8, 1997, pp. 288-289, 3 pages, Doc 0301. |
Ueda—"Floating Body Effects on Propagation Delay in SOI/CMOS LSIs", IEEE SOI Conference, Oct. 1996, pp. 142-143, 2 pages, Doc 0269. |
Unterberger, M., Summonds to attend oral proceedings pursuant to Rule 115(1) EPC dated Oct. 17, 2013 for related appln. No. 02800982.7, 15 pgs. |
Unterberger, Michael, Communication pursuant to Article 101(1) and Rule 81(2) to (3) EPC received from the EPO dated Mar. 3, 2014 for related appln. No. 02800982.7, 3 pgs. |
Unterberger, Michael, Communication Pursuant to Article 94(3) EPC received from the EPO dated Apr. 9, 2014 for appln. No. 10011669.8, 5 pgs. |
US 10,700,199 B1, 06/2020, Brindle (withdrawn) |
US 10,700,200 B1, 06/2020, Brindle (withdrawn) |
USPTO—Corrected Notice of Allowability dated Dec. 18, 2019 for U.S. Appl. No. 16/377,026, 4 pages, Doc 9054. |
USPTO—Corrected Notice of Allowability dated Feb. 14, 2020 for U.S. Appl. No. 16/377,026, 17 pages, Doc 9091. |
USPTO—Corrected Notice of Allowability dated Jan. 26, 2021 for U.S. Appl. No. 16/739,093, 129 pages, Doc 9305. |
USPTO—Corrected Notice of Allowability dated Jul. 8, 2020 for U.S. Appl. No. 16/377,026, 4 pages, Doc 9218. |
USPTO—Corrected Notice of Allowability dated Jun. 24, 2020 for U.S. Appl. No. 16/377,026, 6 pages, Doc 9217. |
USPTO—Corrected Notice of Allowability dated Mar. 13, 2020 for U.S. Appl. No. 16/377,026, 8 pages, Doc 9190. |
USPTO—Corrected Notice of Allowability dated May 1, 2020 for U.S. Appl. No. 16/377,026, 7 pages, Doc 9192. |
USPTO—Filing Receipt dated Jan. 31, 2020 for U.S. Appl. No. 16/739,093, 4 pages, Doc 9084. |
USPTO—Issue Notification dated Jun. 10, 2020 for U.S. Appl. No. 16/377,026, 1 page, Doc 9193. |
USPTO—Notice of Allowance and Allowability dated Dec. 16, 2020 for U.S. Appl. No. 16/739,093, 12pages, Doc 9296. |
USPTO—Notice of Allowance and Notice of Allowability dated Oct. 2, 2019 for U.S. Appl. No. 16/377,026, 122 pages, Doc 9017. |
USPTO—Notice of Missing Parts dated Jan. 31, 2020 for U.S. Appl. No. 16/739,093, 2 pages, Doc 9083. |
USPTO—Notice of Publication dated Oct. 8, 2020 for U.S. Appl. No. 16/739,093, 1 pages, Doc 9293. |
USPTO—Notice to File Corrected Application Papers dated Feb. 19, 2021 for U.S. Appl. No. 16/739,093, 3 pages, Doc 9306. |
USPTO—Office Communication dated Mar. 26, 2020 for U.S. Appl. No. 16/377,026, 10 pages, Doc 9191. |
USPTO—Updated Filing Receipt dated Jul. 2, 2020 for U.S. Appl. No. 16/739,093, 6 page, Doc 9221. |
Valeri, et al., "A Composite High Voltage Device Using Low Voltage SOI MOSFET's", IEEE, 1990, pp. 169-170. |
Valeri, et al., "A Silicon-on-Insulator Circuit for High Temperature, High-Voltage Applications", IEEE, 1991, pp. 60-61. |
Valeri—"A Composite High Voltage Device Using Low Voltage SOI MOSFETs", IEEE, 1990, pp. 169-170, 2 pages, Doc 0183. |
Valeri—"A Silicon-on-Insulator Circuit for High Temperature, High-Voltage Applications", IEEE, 1991, pp. 60-61, 2 pages, Doc 0191. |
Van Der Peet, Communications pursuant to Article 94(3) EPC dated Aug. 2009 relating to appln. No. 02800982.7-2220. |
Van Der Peet, Communications pursuant to Article 94(3) EPC received from the EPO dated Jun. 2008 relating to appln. No. 028000982.7-2220. |
Van Der Pujie, "Telecommunication Circuit Design", Wiley, 1992. |
Van Der Pujie, "Telecommunication Circuit Design", Wiley, 2002. |
Van Der Pujie—"Telecommunication Circuit Design", Wiley 1992, 187 pages, Doc 0197 (A-B). |
Van Der Pujie—"Telecommunication Circuit Design", Wiley 2002, 225 pages, Doc 0550 (A-C). |
Voldman—"Dynamic Threshold Body- and Gate-coupled SOI ESD Protection Networks", Journal of Electrostatics 44, Mar. 20, 1998, pp. 239-255, Doc 8015. |
Wada, et al., "Active Body-Bias SOI-CMOS Driver Circuits", Symposium on VLSI Circuits Digest of Technical Papers, 1997, pp. 29-30. |
Wada—"Active Body-Bias SOI-CMOS Driver Circuits", Symposium on VLSI Circuits Digest of Technical Papers, 1997, pp. 29-30, 2 pages, Doc 0298. |
Wambacq, et al., "A Single Package Solution for Wireless Transceivers", IEEE, 1999, pp. 1-5. |
Wambacq—"A Single Package Solution for Wireless Transceivers", IEEE 1999, pp. 1-5, 5 pages, Doc 0411. |
Wang, Chi-Chang, et al., "Efficiency Improvement in Charge Pump Circuits", IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997, pp. 852-860. |
Wang, et al., "A Robust Large Signal Non-Quasi-Static MOSFET Model for Circuit Simulation", IEEE 2004 Custom Integrated Circuits Conference, pp. 2-1-1 through 2-1-4. |
Wang, et al., "Efficiency Improvement in Charge Pump Circuits", IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997, pp. 852-860. |
Wang, et al., "Threshold Voltage Instability at Low Temperatures in Partially Depleted Thin Film SOI MOSFET's", 1990 IEEE SOS/SOI Technology Conference, Oct. 1990, pp. 91-92. |
Wang, et all., "A Novel Low-Voltage Silicon-On-Insulator (SOI) CMOS Complementary Pass-Transistor Logic (CPL) Circuit Using Asymmetrical Dynamic Threshold Pass-Transistor (ADTPT) Technique", Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems, Aug. 2000, pp. 694-697. |
Wang—"A Novel Low-Voltage Silicon-on-Insulator (SOI) CMOS Complementary Pass-Transistor Logic (CPL) Circuit Using Asymmetrical Dynamic Threshold Pass-Transistor (ADTPT) Technique", Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems, Aug. 2000, pp. 694-697, 4 pages, Doc 0458. |
Wang—"A Robust Large Signal Non-Quasi-Static MOSFET Model for Circuit Simulation", IEEE 2004 Custom Integrated Circuits Conference, pp. 2-1-1-2-1-4, 4 pages, Doc 0603. |
Wang—"Efficiency Improvement in Charge Pump Circuits", IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997, pp. 852-860, 9 pages, Doc 0318. |
Wang—"Threshold Voltage Instability at Low Temperatures in Partially Depleted Thin Film SOI MOSFETs", IEEE SOS/SOI Technology Conference, Jun. 1991, pp. 91-92, 2 pages, Doc 0185. |
Wei, "Measurement and Modeling of Transient Effects in Partially Depleted SOI MOSFETs", M.S. Thesis, MIT, Jul. 1996. |
Wei, et al., "Effect of Floating-Body Charge on SOI MOSFET Design", IEEE Transaction on Electron Devices, vol. 45, No. 2, Feb. 1998. |
Wei, et al., "Large-Signal Model of Triple-Gate MESFET/PHEMT for Switch Applications", Alpha Industries, Inc., 1999 IEEE, pp. 745-748. |
Wei, et al., "Measuremenets of Transient Effects in SOI DRAM/SRAM Access Transistors", IEEE Electron Device Letters, vol. 17, No. 5, May 1996. |
Wei, et al., "Measurement of Transient Effects in SOI DRAM/SRAM Access Transistors", IEEE Electron Device Letters, vol. 17, No. 5, May 1996, pp. 193-195. |
Wei, et al., "Measurement of Transient Effects in SOI DRAM/SRAM Access Transistors", IEEE Electron Device Letters, vol. 17, No. 5, May 1996. |
Wei—"Effect of Floating-Body Charge on SOI MOSFET Design", IEEE Transaction on Electron Devices, vol. 45, No. 2, Feb. 1998, 9 pages, Doc 0352. |
Wei—"Large-Signal Model of Triple-Gate MESFET/PHEMT for Switch Applications", Alpha Industries, Inc., 1999 IEEE, pp. 745-748, 4 pages, Doc 0412. |
Wei—"Measurement and Modeling of Transient Effects in Partially Depleted SOI MOSFETs", M.S. Thesis, MIT, Jul. 1996, 76 pages, Doc 0265. |
Wei—"Measurements of Transient Effects in SOI DRAM/SRAM Access Transistors", IEEE Electron Device Letters, vol. 17, No. 5, May 1996, pp. 193-195, 3 pages, Doc 0262. |
Weigand, Christopher, "An ASIC Driver for GaAs FET Control Components", Technical Feature, Applied Microwave & Wireless, 2000, pp. 42-48. |
Weigand—"An ASIC Driver for GaAs FET Control Components", Technical Feature, Applied Microwave & Wireless, 2000, pp. 42-48, 4 pages, Doc 0449. |
Weisman, "The Essential Guide to RF and Wireless", Prentice-Hall, 2000. |
Weisman—"The Essential Guide to RF and Wireless", Prentice-Hall 2000, 133 pages, Doc 0450 (A-B). |
Weman, Communication under Rule 71(3) EPC and Annex Form 2004 received from the EPO dated Nov. 2009 relating to appln. No. 020800982.7. |
Weman, Eva, Provision of the minutes in accordance with Rule 124(4) EPC received from the EPO dated Apr. 10, 2014 for related appln. No. 02800982.7, 3 pgs. |
Wetzel, "Silicon-on-Sapphire Technology for Microwave Power Application", University of California, San Diego, 2001. |
Wetzel—"Silicon-on-Sapphire Technology for Microwave Power Application", University of California, San Diego, 2001, 229 pages, Doc 0514 (A-B). |
Wiatr, et al., "Impact of Floating Silicon Film on Small-Signal Parameters of Fully Depleted SOI-MOSFETs Biased into Accumulation", Solid-State Electronics 49 (2005), Received Sep. 11, 1930, revised on Nov. 9, 2004, pp. 779-789. |
Wiatr—"Impact of Floating Silicon Film on Small-Signal Parameters of Fully Depleted SOI-MOSFETs Biased into Accumulation", Solid-State Electronics 49 (2005), revised Nov. 9, 2004, pp. 779-789, 11 pages, Doc 0619. |
Willert-Porada—"Advances in Microwave and Radio Frequency Processing", 8th International Conference on Microwave and High-Frequency Heating, Oct. 2009, 408 pages, Doc 0714 (A-F). |
Willert-Porata, M, Advanced in Microwave and Radio Frequency Processing, 8th International Conference on Microwave and High-Frequency Heating, Oct. 2009. |
Workman, et al., "A Comparative Analysis of the Dynamic Behavior of BTG/SOI MOSFET's and Circuite with Distributed Body Resistance", IEEE Transactions and Electron Devices, vol. 45, No. 10, Oct. 1998, pp. 2138-2145. |
Workman, et al., "Dynamic Effects in BTG/SOI MOSFETs and Circuits Due to Distributed Body Resistance", Proceedings 1997 IEEE International SOI Conference, Oct. 1997, pp. 28-29. |
Workman—"A Comparative Analysis of the Dynamic Behavior of BTG/SOI MOSFET's and Circuits with Distributed Body Resistance", IEEE Transactions and Electron Devices, vol. 45, No. 10, Oct. 1998, pp. 2138-2145, 8 pages, Doc 0368. |
Workman—"Dynamic Effects in BTG/SOI MOSFETs and Circuits Due to Distributed Body Resistance", Proceedings 1997 IEEE International SOI Conference, Oct. 1997, pp. 28-29, 2 pages, Doc 0322. |
Yamamoto, et al., "A 2.4GHz Band 1.8V Operation Single Chip SI-CMOS T/R MMIC Front End with a Low Insertion Loss Switch", IEEE Journal of Solid-State Circuits, vol. 36, No. 8, Aug. 2001, pp. 1186-1197. |
Yamamoto, et al., "A GaAs RF Transceiver IC for 1.9GHz Digital Mobile Communication Systems", ISSCC96, 1996, pp. 340-341, 469. |
Yamamoto, et al., "A Single-Chip GaAs RF Transceiver for 1.9GHz Digital Mobile Communication Systems", IEEE Journal of Solid-State Circuits, 1996. |
Yamamoto, et al., "A Single-Chip GaAs RF Transceiver for 1.9GHz Digital Mobile Communication Systems", IEEE, 1996, pp. 1964-1973. |
Yamamoto, et al., "Design and Experimental Results of a 2V-Operation Single-Chip GaAs T/R MMIC Front-End for 1.9GHz Personal Communications", IEEE, 1998, pp. 7-12. |
Yamamoto, Kazuya, et al., "A 2.2-V Operation, 2.4-GHz Single-Chip GaAs MMIC Transceiver for Wireless Applications", IEEE Journal of Solid-State Circuits, vol. 34, No. 4, Apr. 1999, pp. 502-512. |
Yamamoto—"A 2.2-V Operation, 2.4-GHz Single-Chip GaAs MMIC Transceiver for Wireless Applications", IEEE Journal of Solid-State Circuits, vol. 34, No. 4, Apr. 1999, pp. 502-512, 11 pages, Doc 0417. |
Yamamoto—"A 2.4GHz Band 1.8V Operation Single Chip SI-CMOS T/R MMIC Front End with a Low Insertion Loss Switch", IEEE Journal of Solid-State Circuits, vol. 36, No. 8, Aug. 2001, pp. 1186-1197, 12 pages, Doc 0527. |
Yamamoto—"A GaAs RF Transceiver IS for 1.9GHz Digital Mobile Communication Systems", ISSCC96, 1996, pp. 340-341,469, 3 pages, Doc 0254. |
Yamamoto—"A Single-Chip GaAs RF Transceiver for 1.9GHz Digital Mobile Communication Systems", IEEE Dec. 1996, pp. 1964-1973, 10 pages, Doc 0255. |
Yamamoto—"Design and Experimental Results of a 2V-Operation Single Chip GaAs T/R MMIC Front-End for 1.9 GHz Personal Communications", IEEE 1998, pp. 7-12, 6 pages, Doc 0350. |
Yamao, "GaAs Broadband Monolithic Switches", 1986, pp. 63-71. |
Yamao—"GaAs Broadband Monolithic Switches", 1986, pp. 63-71, 10 pages, Doc 0162. |
Yang, Min, "Sub-100nm Vertical MOSFET's with Si1—x—y GexCy Source/Drains", a dissertation presented to the faculty of Princeton University, Jun. 2000, 272 pgs. |
Yang—"Sub-100nm Vertical MOSFETs with Si1-x-y GexCy Source/Drains", a dissertation presented to the faculty of Princeton University, Jun. 2000, 272 pages, Doc 0455. |
Yeh, et al., "High Performance 0.1um Partially Depleted SOI CMOSFET", 2000 IEEE International SOI Conference, Oct. 2000, pp. 68-69. |
Yeh—"High Performance 0.1 μm Partially Depleted SOI CMOSFET", 2000 IEEE International SOI Conference, Oct. 2000, pp. 68-69, 2 pages, Doc 0466. |
Ytterdal, T., et al., "MOSFET Device Physics and Operation", Device Modeling for Analog and RF CMOS Circuit Design, 2003 John Wiley & Sons, Ltd., 46 pgs. |
Ytterdal—"MOSFET Device Physics and Operation", Device Modeling for Analog and RF CMOS Circuit Design, 2003, John Wiley & Sons, Ltd., 46 pages, Doc 0581. |
Yun, et al., "High Power-GaAs MMIC Switches wtih Planar Semi-Insulated Gate FETs (SIGFETs)", International Symposium on Power Semiconductor Devices & ICs, 1990, pp. 55-58. |
Yun—"High Power-GaAs MMIC Switches with Planar Semi-Insulated Gate FETs (SIGFETs)", International Symposium on Power Semiconductor Devices & Ics, 1990, pp. 55-58, 4 pages, Doc 0184. |
Zhu Ming—"A New Structure of Silicon-on-Insulator Metal-Oxide Semiconductor Field Effect Transistor to Suppress the Floating Body Effect", Nov. 4, 2002, Chin. Phys. Lett., vol. 20, No. 5 (2003) pp. 767-769, 3 pages, Doc 0575. |
Zhu, et al., "Simulation of Suppression of Floating-Body Effect in Partially Depleted SOI MOSFET Using a Sil—xGex Dual Source Structure", Materials Science and Engineering B 114-115 (2004), pp. 264-268. |
Zhu—"Simulation of Suppression of Floating-Body Effect in Partially Depleted SOI MOSFET Using a Sil-xGex Dual Source Structure", Materials Science and Engineering B 114-115 Dec. 15, 2004, pp. 264-268, 5 pages, Doc 0604. |
Also Published As
Publication number | Publication date |
---|---|
US11201245B2 (en) | 2021-12-14 |
US20240266441A1 (en) | 2024-08-08 |
US20220181497A1 (en) | 2022-06-09 |
US20200335633A1 (en) | 2020-10-22 |
US11901459B2 (en) | 2024-02-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10818796B2 (en) | Method and apparatus improving gate oxide reliability by controlling accumulated charge | |
US11362652B2 (en) | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink | |
US9653601B2 (en) | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction | |
USRE48965E1 (en) | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PEREGRINE SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:STUBER, MICHAEL A.;BRINDLE, CHRISTOPHER N.;KELLY, DYLAN J.;AND OTHERS;SIGNING DATES FROM 20060929 TO 20061013;REEL/FRAME:051251/0819 Owner name: PSEMI CORPORATION, CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:PEREGRINE SEMICONDUCTOR CORPORATION;REEL/FRAME:051258/0135 Effective date: 20171227 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |